

# Accurate Power Surveillance and Software Monitoring

# Features

- Standby mode, maximum current 35  $\mu$ A
- Reset output guaranteed for V<sub>DD</sub> voltage down to 1.2 V
- Comparator for voltage monitoring, voltage reference 1.17 V
- ±1.5% voltage reference accuracy at +25 °C ±3% voltage reference accuracy for -40 to +85 °C
- Programmable reset voltage monitoring
- Programmable power-on reset (POR) delay
- Watchdog with programmable time window guarantees a minimum time and a maximum time between software clearing of the watchdog
- Time base accuracy ±10%
- System enable (EN) output offers added security
- TTL/CMOS compatible
- -40 to +85 °C temperature range
- On request extended temperature range, -40 to +125 °C
- DIP8 and SO8 packages

# Description

The V6130 offers a high level of integration by voltage monitoring and software monitoring in an 8 lead package. A comparator monitors the voltage applied at the  $V_{IN}$ input comparing it with an internal 1.17 V reference. The power-on reset function is initialized after V<sub>IN</sub> reaches 1.17 V and takes the reset output inactive after T<sub>POR</sub> depending of external resistance. The reset output goes active low when the  $V_{IN}$  voltage is less than 1.17 V. The RES and EN outputs are guaranteed to be in a correct state for a supply voltage as low as 1.2 V. The watchdog function monitors software cycle time and execution. If the software clears the watchdog too quickly (incorrect cycle time) or too slowly (incorrect execution) it will cause the system to be reset. The system enable output prevents critical control functions being activated until software has successfully cleared the watchdog three times. Such a security could be used to prevent motor controls being energized on repeated resets of a faulty system.

# Applications

- Industrial electronics
- Cellular telephones
- Security systems
- Battery powered products
- Automotive electronics

# **Typical Operating Configuration**



# **Pin Assignment**





## **Absolute Maximum Ratings**

| Parameter                          | Symbol             | Conditions              |
|------------------------------------|--------------------|-------------------------|
| Maximum voltage at V <sub>DD</sub> | V <sub>DDmax</sub> | V <sub>ss</sub> + 8 V   |
| Minimum voltage at V <sub>DD</sub> | V <sub>DDmin</sub> | V <sub>ss</sub> - 0.3 V |
| Max. voltage at any signal pin     | V <sub>MAX</sub>   | V <sub>DD</sub> + 0.3 V |
| Min. voltage at any signal pin     | V <sub>MIN</sub>   | V <sub>ss</sub> - 0.3 V |
| Storage temperature                | T <sub>STO</sub>   | -65 to +150 °C          |
| Electrostatic discharge max. to    |                    |                         |
| MIL-STD-883C method 3015           | V <sub>Smax</sub>  | 1000V                   |
| Max. soldering conditions          | T <sub>Smax</sub>  | 250 °C x 10 s           |
|                                    |                    | Table 1                 |

Table 1

Stresses above these listed maximum ratings may cause permanent damage to the device. Exposure beyond specified operating conditions may affect device reliability or cause malfunction.

# **Handling Procedures**

This device has built-in protection against high static voltages or electric fields; however, anti-static precautions must be taken as for any other CMOS component. Unless otherwise specified, proper operation can only occur when all terminal voltages are kept within the supply voltage range. Unused inputs must always be tied to a defined logic voltage level.

## **Operating Conditions**

| Symbol          | Min.                                     | Max.                                                                                                                        | Units                                                                                        |
|-----------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| TJ              | -40                                      | +125                                                                                                                        | °C                                                                                           |
| V <sub>DD</sub> | 1.2                                      | 7                                                                                                                           | V                                                                                            |
| V <sub>DD</sub> | 1.2                                      |                                                                                                                             | V                                                                                            |
| V <sub>IN</sub> | 0                                        | $V_{DD}$                                                                                                                    | V                                                                                            |
| R               | 10                                       | 1000                                                                                                                        | kΩ                                                                                           |
|                 | TJ<br>V <sub>DD</sub><br>V <sub>DD</sub> | $\begin{array}{ccc} {\sf TJ} & -40 \\ {\sf V}_{\rm DD} & 1.2 \\ {\sf V}_{\rm DD} & 1.2 \\ {\sf V}_{\rm IN} & 0 \end{array}$ | $\begin{array}{c c} V_{DD} & 1.2 & 7 \\ V_{DD} & 1.2 & 7 \\ V_{IN} & 0 & V_{DD} \end{array}$ |

Table 2

<sup>1)</sup> The maximum operating temperature is confirmed by sampling at initial device qualification. In production, all devices are tested at +85 °C. On request devices tested at +125 °C can be supplied.

- $^{2)}$  A 100 nF decoupling capacitor is required on the supply voltage  $V_{\text{DD}}$  for stability.
- <sup>3)</sup> RES must be pulled up externally to V<sub>DD</sub> event if it is unused. (Note: RES and EN are used as inputs by EM test.)

# **Electrical Characteristics**

 $3.0 \leq V_{\text{DD}} \leq 5.5$  V, C = 100 nF,  $T_{\text{A}}$  = -40 to +85 °C, unless otherwise specified

| Parameter                           | Symbol           | Test Conditions                                                | Min.            | Тур.  | Max.            | Unit    |
|-------------------------------------|------------------|----------------------------------------------------------------|-----------------|-------|-----------------|---------|
| Supply current in standby mode      | I <sub>ss</sub>  | $R_{EXT} = don't care, TCL = V_{DD},$                          |                 |       | 05              |         |
| Supply current                      |                  | $V_{IN} = 0 V$<br>$R_{FXT} = 100 k\Omega$ , I/Ps at $V_{DD}$ , |                 | 22    | 35              | μA      |
| Supply current                      | I <sub>SS</sub>  | $O/Ps 1 M\Omega$ to $V_{DD}$                                   |                 | 55    | 100             | μA      |
| RES and EN                          |                  |                                                                |                 |       |                 |         |
| Output Low Voltage                  | V <sub>OL</sub>  | $V_{DD} = 4.5 \text{ V}, I_{OL} = 20 \text{ mA}$               |                 | 0.4   |                 | V       |
|                                     | V <sub>OL</sub>  | $V_{DD} = 4.5 \text{ V}, I_{OL} = 8 \text{ mA}$                |                 | 0.2   | 0.4             | V       |
|                                     | V <sub>OL</sub>  | $V_{DD} = 2.0 \text{ V}, I_{OL} = 4 \text{ mA}$                |                 | 0.2   | 0.4             | V       |
|                                     | V <sub>OL</sub>  | $V_{DD} = 1.2 \text{ V}, I_{OL} = 0.5 \text{ mA}$              |                 | 0.06  | 0.2             | V       |
| EN                                  |                  |                                                                |                 |       |                 |         |
| Output High Voltage                 | V <sub>OH</sub>  | $V_{DD} = 4.5 \text{ V}, I_{OH} = -1 \text{ mA}$               | 3.5             | 4.1   |                 | V       |
|                                     | V <sub>OH</sub>  | $V_{DD} = 2.0 \text{ V}, I_{OH} = -100 \mu\text{A}$            | 1.8             | 1.9   |                 | V       |
|                                     | V <sub>OH</sub>  | $V_{DD} = 1.2 \text{ V}, \text{ I}_{OH} = -30 \mu\text{A}$     | 1.0             | 1.1   |                 | V       |
| TCL and V <sub>IN</sub>             |                  |                                                                |                 |       |                 |         |
| TCL input low level                 | V <sub>IL</sub>  |                                                                | V <sub>ss</sub> |       | 0.8             | V       |
| TCL input high level                | VIH              |                                                                | 2.0             |       | V <sub>DD</sub> | V       |
| Leakage current TCL input           | I <sub>LI</sub>  | $V_{\text{SS}} \leq V_{\text{TCL}} \leq V_{\text{DD}}$         |                 | 0.05  | 1               | μA      |
| V <sub>IN</sub> input resistance    | R <sub>VIN</sub> |                                                                |                 | 100   |                 | MΩ      |
| Comparator reference <sup>1)</sup>  | V <sub>REF</sub> | $T_A = +25 ^{\circ}C$                                          | 1.148           | 1.170 | 1.200           | V       |
|                                     | V <sub>REF</sub> | $T_{A} = -20 \text{ to } +70 \text{ °C}$                       | 1.123           |       | 1.218           | V<br>V  |
| Comparator hysteresis <sup>1)</sup> | V <sub>REF</sub> |                                                                | 1.123           | 2     | 1.222           | v<br>mV |
|                                     | V <sub>HY</sub>  |                                                                |                 | 2     |                 | Table 3 |

Table 3

<sup>1)</sup> The comparator reference is the power-down reset threshold. The power-on reset threshold equals the comparator reference voltage plus the comparator hysteresis (see Fig.5).



# $I_{ss}$ Standby versus Temperature at $V_{\mbox{\tiny DD}}$ = 5.5 V



Timing Characteristics  $V_{\text{DD}} =$  5.0 V  $\pm$  3%, C = 100 nF,  $T_{\text{A}} =$  -40 to +85°C, unless otherwise specified

| Parameter                         | Symbol            | Test Conditions                          | Min. | Тур.                 | Max. | Units |
|-----------------------------------|-------------------|------------------------------------------|------|----------------------|------|-------|
| Propagation delays:               |                   |                                          |      |                      |      |       |
| TCL to Output Pins                | T <sub>DIDO</sub> |                                          |      | 250                  | 500  | ns    |
| V <sub>IN</sub> sensitivity       | T <sub>SEN</sub>  |                                          | 1    | 5                    | 20   | μs    |
| Logic Transition Times on all     |                   |                                          |      |                      |      | -     |
| Output Pins                       | T <sub>TR</sub>   | Load 10 kΩ, 50 pF                        |      | 30                   | 100  | ns    |
| Power-on Reset delay              | T <sub>POR</sub>  | $R_{EXT} = 118 \text{ k}\Omega, \pm 1\%$ | 90   | 100                  | 110  | ms    |
| Watchdog Time                     | T <sub>WD</sub>   | $R_{EXT} = 118 \text{ k}\Omega, \pm 1\%$ | 90   | 100                  | 110  | ms    |
| Open Window Percentage            | OWP               |                                          |      | $\pm 0.2 T_{WD}$     |      |       |
| Closed Window Time                | T <sub>cw</sub>   |                                          |      | 0.8 T <sub>WD</sub>  |      |       |
|                                   | T <sub>cw</sub>   | $R_{EXT} = 118 \text{ k}\Omega, \pm 1\%$ | 72   | 80                   | 88   | ms    |
| Open Window Time                  | Tow               |                                          |      | 0.4 T <sub>WD</sub>  |      |       |
|                                   | Tow               | $R_{EXT} = 118 \text{ k}\Omega, \pm 1\%$ | 36   | 40                   | 44   | ms    |
| Watchdog Reset Pulse              | T <sub>WDR</sub>  |                                          |      | T <sub>WD</sub> / 40 |      |       |
|                                   | T <sub>WDR</sub>  | $R_{EXT} = 118 \text{ k}\Omega, \pm 1\%$ |      | 2.5                  |      | ms    |
| T <sub>cL</sub> Input Pulse Width | $T_{TCL}$         |                                          | 150  |                      |      | ns    |

Table 4

# **Timing Waveforms**

#### Watchdog Timeout Period





#### **Voltage Monitoring**



#### **Timer Reaction**



#### **Combined Voltage and Timer Reaction**





### **Block Diagram**



#### **Pin Description**

| Pin         | Name                                    | Function                                                                                                                                        |
|-------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2      | EN<br>RES                               | Push-pull active low enable output<br><u>Ope</u> n drain active low reset output.<br>RES must be pulled up to V <sub>DD</sub> even<br>if unused |
| 3<br>4      | TCL<br>V <sub>ss</sub>                  | Watchdog timer clear input signal<br>GND terminal                                                                                               |
| 5           | NC                                      | No connection<br>Voltage supply                                                                                                                 |
| 6<br>7<br>8 | V <sub>DD</sub><br>R<br>V <sub>IN</sub> | R <sub>EXT</sub> input for RC oscillator tuning<br>Voltage comparator input                                                                     |

Table 5

# **Functional Description**

#### **V**<sub>IN</sub> Monitoring

The power-on reset and the power-down reset are generated as a response to the external voltage level on the  $V_{IN}$ input. The external voltage level is typically obtained from a voltage divider as shown in Fig. 9. The user defines an external voltage divider to set the desired threshold level for power-on reset and power-down reset in his system. The internal comparator reference voltage is typically 1.17 V.

At power-up the reset output ( $\overline{\text{RES}}$ ) is held <u>low</u> (see Fig. 5). When V<sub>IN</sub> becomes greater than V<sub>REF</sub>, the RES output is held low for an additional power-on reset (POR) delay which is equal to the watchdog time T<sub>WD</sub> (typically 100 ms with an external resistor of 118 k $\Omega$  connected at R pin). The POR delay prevents repeated toggling of RES even if V<sub>IN</sub> and the INPUT voltage drops out and recovers. The POR delay allows the microprocessor's crystal oscillator time to start and stabilize and ensures correct recognition of the reset signal to the microprocessor.

The RES output goes active low generating the power-down reset whenever  $V_{IN}$  falls below  $V_{REF}$ . The sensitivity or reaction time of the internal comparator to the voltage level on  $V_{IN}$  is typically 5  $\mu$ s.

#### **Timer Programming**

The on-chip oscillator needs an external resistor  $R_{EXT}$  connected between the R pin and  $V_{SS}$  (see Fig. 9). It allows the user to adjust the power-on reset (POR) delay, watchdog time  $T_{WD}$  and with this also the closed and open time windows as well as the watchdog reset pulse width ( $T_{WD}$ /40).

With  $R_{EXT} = 118 \text{ k}\Omega$ , the typical delays are:

- Power-on reset delay: T<sub>POR</sub> is 100 ms
- Watchdog time: T<sub>WD</sub> is 100 ms
- Closed window: T<sub>cw</sub> is 80 ms
- Open window: T<sub>ow</sub> is 40 ms
- Watchdog reset: T<sub>WDR</sub> is 2.5 ms

Note: The current consumption increases as the frequency increases.

#### Watchdog Timeout Period Description

The watchdog timeout period is divided into two parts, a "closed" window and an "open" window (see Fig.4) and is defined by two parameters,  $T_{WD}$  and the Open Window Percentage (OWP).

The closed window starts just after the watchdog timer resets and is defined by  $T_{CW} = T_{WD}$  - OWP( $T_{WD}$ ).

The open window starts after the closed time window finishes and lasts till  $T_{WD}$  + OWP( $T_{WD}$ ). The open window time is defined by  $T_{OW}$  = 2 x OWP( $T_{WD}$ ).

For example if  $T_{WD} = 100$  ms (actual value) and OWP =  $\pm 20\%$  this means the closed window lasts during first the 80 ms ( $T_{CW} = 80$  ms = 100 ms - 0.2 (100 ms)) and the open window the next 40 ms ( $T_{OW} = 2 \times 0.2$  (100 ms) = 40 ms). The watchdog can be serviced between 80 ms and 120 ms after the timer reset. However as the time base is  $\pm 10\%$  accurate, software must use the following calculation for servicing signal TCL during the open window:

Related to curves (Fig. 10 to Fig. 20), especially Fig. 19 and Fig. 20, the relation between  $T_{WD}$  and  $R_{EXT}$  could easily be defined. Let us take an example describing the variations due to production and temperature:

- 1. Choice,  $T_{WD} = 26$  ms.
- 2. Related to Fig. 20, the coefficient ( $T_{WD}$  to  $R_{EXT}$ ) is 1.125 where  $R_{EXT}$  is in k $\Omega$  and  $T_{WD}$  in ms.
- 3.  $R_{EXT}$  (typ.) = 26 x 1.125 = 29.3 k $\Omega$ .





➤ Typical TCL period of (24.0 + 26.7) / 2 = 25.4 ms

The ratio between  $T_{WD} = 26$  ms and the (TCL period) = 25.4 ms is 0.975.

Then the relation over the production and the full temperature range is,  $\overline{TCL}$  period = 0.975 x T<sub>WD</sub>

or TCL period = 
$$\frac{0.975 \text{ x R}_{\text{EXT}}}{1.125}$$
, as typical value.

- a) While PRODUCTION value unknown for the customer when  $R_{EXT} \neq 118 \text{ k}\Omega$ .
- b) While operating TEMPERATURE range -40 °C  $\leq$  T<sub>A</sub>  $\leq$  +85 °C. 5. If you fixed a TCL period = 26 ms

$$\Rightarrow \mathsf{R}_{\mathsf{EXT}} \, \frac{26 \, \mathrm{x} \, 1.125}{0.975} = 30 \, \mathrm{k\Omega}$$

If during your production the  $T_{\text{WD}}$  time can be measured at  $T_A = +25$  °C and the  $\mu$ C can adjust the TCL period, then the TCL period range will be much larger for the full operating temperature.

#### Timer Clearing and RES Action

The watchdog circuit monitors the activity of the processor. If the user's software does not send a pulse to the TCL input within the programmed open window timeout period, a short watchdog RES pulse is generated which is equal to  $T_{WD}/40 = 2.5$  ms typically (see Fig. 6).

With the open window constraint, new security is added to conventional watchdogs by monitoring both software cycle time and execution. Should software clear the watchdog too quickly (incorrect cycle time) or too slowly (incorrect execution), it will cause the system to be reset. If the software is stuck in a loop which includes the routine to clear the watchdog, a conventional watchdog will not reset the system even though the software is malfunctioning; the V6130 will generate a system reset because the watchdog is cleared too quickly.

If no TCL signal is applied before the closed and open windows expire, RES will start to generate square waves of period  $(T_{cw} + T_{ow} + T_{WDR})$ . The watchdog will remain in this state until the next TCL falling edge appears during an open window, or until a fresh power-up sequence. The system enable output, EN, can be used to prevent critical control functions being activated in the event of the system going into this failure mode (see section "Enable - EN Output").

The RES output must be pulled up to V<sub>DD</sub> even if the output is not used by the system (see Fig. 9)

#### **Combined Voltage and Timer Action**

The combination of voltage and timer actions is illustrated by the sequence of events shown in Fig. 7. On power-up, when the voltage at  $V_{IN}$  reaches  $V_{REF}$ , the power-on-reset, POR, delay is initialized and holds RES active for the time of the POR delay. A TCL pulse will have no effect until this power-on-reset delay is completed. After the POR delay has elapsed, RES goes inactive and the watchdog timer starts acting. If no TCL pulse occurs, RES goes active low for a short time T<sub>WDR</sub> after each closed and open window period. A TCL pulse coming during the open window clears the watchdog timer. When the TCL pulse occurs too early (during the closed window), RES goes active and a new timeout sequence starts. A voltage drop below the V<sub>REF</sub> level for longer than typically 5  $\mu$ s, overrides the timer and immediately forces RES active and EN inactive. Any further TCL pulse has no effect until the next power-up sequence has completed.

#### Enable - EN Output

The system enable output, EN, is inactive always when RES is active and remains inactive after a RES pulse until the watchdog is serviced correctly 3 consecutive times (ie. the TCL pulse must come in the open window). After three consecutive services of the watchdog with TCL during the open window, the EN goes active low. A malfunctioning system would be repeatedly reset by the watchdog. In a conventional system critical motor controls could be energized each time reset goes inactive (time allowed for the system to restart) and in this way the electrical motors driven by the system could function out of control. The V6130 prevents the above failure mode by using the EN output to disable the motor controls until software has successfully cleared the watchdog three times (ie. the system has correctly restarted after a reset condition).



# **Typical Application**





# V6130



#### $\rm T_{\rm WD}$ versus Temperature at 5 V







 $T_{WD}$  versus R at  $T_A = +25^{\circ}C$ 





V6130

### $T_{w\scriptscriptstyle D}$ versus R at $T_{\scriptscriptstyle A}$ = +25 $^\circ C$













 $T_{wD}$  versus R at  $T_A = +85^{\circ}C$ 



 $T_{WD}$  versus R at  $T_A = -40^{\circ}C$ 





V6130



 $T_{WD}$  Coefficient versus  $R_{EXT}$  at  $T_A = +25^{\circ}C$ 

 $R_{EXT}$  Coefficient versus  $T_{WD}$  at  $T_A = +25^{\circ}C$ 





# Package and Ordering Information

#### **Dimensions of DIP8 Package**



#### **Dimensions of SO8 Package**



#### **Ordering Information**

The V6130 is available in the following packages:

- Type Package
- V6130 8P DIP8
- V6130 8S SO8

When ordering please specify complete part number.

EM Microelectronic-Marin SA cannot assume responsibility for use of any circuitry described other than circuitry entirely embodied in an EM Microelectronic-Marin SA product. EM Microelectronic-Marin SA reserves the right to change the circuitry and specifications without notice at any time. You are strongly urged to ensure that the information given has not been superseded by a more up-to-date version.

E. & O.E. Printed in Switzerland, Th

© 2000 EM Microelectronic-Marin SA, 10/00, Rev. D/330