SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 - Organization . . . 65536 by 16 Bits - Single 5-V Power Supply - Operationally Compatible With Existing Megabit EPROMs - 40-Pin Dual-In-Line Package and 44-Lead Plastic Leaded Chip Carrier - All Inputs/Outputs Fully TTL Compatible - ±10% V<sub>CC</sub> Tolerance - Maximum Access/Minimum Cycle Time '27C/PC210A-10 100 ns '27C/PC210A-12 120 ns '27C/PC210A-15 150 ns '27C/PC210A-20 200 ns '27C/PC210A-25 250 ns - 16-Bit Output For Use in Microprocessor-Based Systems - Very High-Speed SNAP! Pulse Programming - Power-Saving CMOS Technology - 3-State Output Buffers - 400-mV Minimum DC Noise Immunity With Standard TTL Loads - Latchup Immunity of 250 mA on All Input and Output Pins - No Pullup Resistors Required - Low Power Dissipation - Active . . . 275 mW Worst Case - Standby . . . 0.55 mW Worst Case (CMOS-Input Levels) - Temperature Range Options | PIN NOMENCLATURE | | | | | | | | | |--------------------|---------------------------------------------------------------|--|--|--|--|--|--|--| | A0-A15<br>DQ0-DQ15 | Address Inputs Inputs (programming)/Outputs Chip Enable | | | | | | | | | E<br>G<br>GND | Output Enable Ground | | | | | | | | | NC<br>PGM | No Internal Connection | | | | | | | | | VCC<br>VPP | Program<br>5-V Power Supply<br>13-V Power Supply <sup>‡</sup> | | | | | | | | | VPP | 13-V Power Supply+ | | | | | | | | <sup>†</sup> Pins 11 and 30 (J package) and pins 12 and 34 (FN package) must be connected externally to ground. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. <sup>‡</sup> Only in program mode SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 #### description The TMS27C210A series are 65536 by 16-bit (1048576-bit), ultraviolet-light erasable, electrically programmable read-only memories (EPROMs). The TMS27PC210A series are 65536 by 16-bit (1048576-bit), one-time programmable (OTP) electrically programmable read-only memories (PROMs). These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pullup resistors. Each output can drive one Series 74 TTL circuit without external resistors. The TMS27C210A EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27C210A is offered with two choices of temperature ranges, $0^{\circ}$ C to $70^{\circ}$ C (JL suffix) and $-40^{\circ}$ C to $85^{\circ}$ C (JE suffix). See Table 1. The TMS27PC210A OTP PROM is offered in a 44-pin plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FN suffix). The TMS27PC210A is offered with two choices of temperature ranges, $0^{\circ}$ C to $70^{\circ}$ C (FNL suffix) and $-40^{\circ}$ C to $85^{\circ}$ C (FNE suffix). See Table 1. EPROM AND OTP PROM SUFFIX FOR OPERATING FREE-AIR TEMPERATURE RANGES 0°C to 70°C - 40°C to 85°C TMS27C210A-xx JL JE TMS27PC210A-xx FNL FNE **Table 1. Temperature Range Suffixes** These EPROMs and OTP PROMs operate from a single 5-V supply (in the read mode), they are ideal for use in microprocessor based systems. One other (13 V) supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. #### operation The seven modes of operation for the TMS27C210A and TMS27PC210A are listed in Table 2. The read mode requires a single 5-V supply. All inputs are TTL level except for $V_{PP}$ during programming (13 V), and 12 V on A9 for signature mode. SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 **Table 2. Operation Modes** | | | MODE <sup>†</sup> | | | | | | | | | | | | |----------|----------|-------------------|-----------------|-----------------|-----------------|-------------------|------------------|------------------|--|--|--|--|--| | FUNCTION | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAM SIGNATURE | | RE MODE | | | | | | | Ē | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | V <sub>IL</sub> | $V_{IL}$ | VIH | V | IL | | | | | | | G | $V_{IL}$ | $V_{IH}$ | Х | $V_{IH}$ | $V_{IL}$ | X | V | L | | | | | | | PGM | Х | Х | Х | V <sub>IL</sub> | $V_{IH}$ | X | > | ( | | | | | | | Vpp | Vcc | VCC | V <sub>CC</sub> | V <sub>PP</sub> | V <sub>PP</sub> | V <sub>PP</sub> | ۷ر | C | | | | | | | VCC | Vcc | VCC | V <sub>CC</sub> | V <sub>CC</sub> | Vcc | V <sub>CC</sub> | ۷ر | C | | | | | | | A9 | Х | Х | Х | Х | Х | Х | V <sub>H</sub> ‡ | V <sub>H</sub> ‡ | | | | | | | A0 | Х | Х | Х | Х | Х | Х | V <sub>IL</sub> | V <sub>IH</sub> | | | | | | | | | | | | | | CODE | | | | | | | | DQ0-DQ15 | Data Out | Hi-Z | Hi-Z | Data In | Data Out | Hi-Z | MFG | DEVICE | | | | | | | | | | | | | | 97 | AB | | | | | | TX can be V<sub>IL</sub> or V<sub>IH</sub>. #### read/output disable When the outputs of two or more TMS27C210As or TMS27PC210As are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from competing outputs of the other devices. To read the output of a single device, a low level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit must have their outputs disabled by applying a high level signal to one of these pins. #### latchup immunity Latchup immunity on the TMS27C210A and TMS27PC210A is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the EPROM is interfaced to industry standard TTL or MOS logic devices. The input/output layout approach controls latchup without compromising performance or packing density. For more information see application report SMLA001, "Design Considerations; Latchup Immunity of the HVCMOS EPROM Family", available through TI Sales Offices. #### power down Active $I_{CC}$ supply current can be reduced from 50 mA to 500 $\mu$ A by applying a high TTL input on $\overline{E}$ and to 100 $\mu$ A by applying a high CMOS input on $\overline{E}$ . In this mode all outputs are in the high-impedance state. #### erasure (TMS27C210A) Before programming, the TMS27C210A is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). The recommended minimum exposure dose (UV intensity × exposure time) is 15-W•s/cm². A typical 12-mW/cm², filterless UV lamp erases the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. Normal ambient light contains the correct wavelength for erasure; therefore, when using the TMS27C210A the window should be covered with an opaque label. #### initializing (TMS27PC210A) The OTP TMS27PC210A PROM is provided with all bits in the logic high state then logic lows are programmed into the desired locations. Logic lows programmed into an OTP PROM cannot be erased. $<sup>^{\</sup>ddagger}$ V<sub>H</sub> = 12 V $\pm$ 0.5 V. SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 #### **SNAP!** Pulse programming The TMS27C210A and TMS27PC210A are programmed using the TI SNAP! Pulse programming algorithm (shown in the flow chart in Figure 1), which can program in a nominal time of seven seconds. Actual programming time varies as a function of the programmer used. The SNAP! Pulse programming algorithm uses an initial pulse of 100 microseconds ( $\mu$ s) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100- $\mu$ s pulses per byte are provided before a failure is recognized. The programming mode is achieved when $V_{PP} = 13 \text{ V}$ , $V_{CC} = 6.5 \text{ V}$ , $\overline{E} = V_{IL}$ , $\overline{G} = V_{IH}$ . Data is presented in parallel (16 bits) on pins DQ0 through DQ15. Once addresses and data are stable, $\overline{PGM}$ is pulsed low. More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC} = V_{PP} = 5 \text{ V} \pm 10\%$ . #### program inhibit Programming can be inhibited by maintaining a high level input on the $\overline{E}$ or $\overline{PGM}$ pins. #### program verify Programmed bits can be verified with $V_{PP} = 13 \text{ V}$ when $\overline{G} = V_{II}$ , $\overline{E} = V_{II}$ , and $\overline{PGM} = V_{IH}$ . #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 is forced to 12 V. Two identifier bytes are accessed by toggling A0. DQ0–DQ7 contain the valid codes. All other addresses must be held low. The signature code for these devices is 97AB. A0 low selects the manufacturer's code 97 (Hex), and A0 high selects the device code AB (Hex), as shown in Table 3. **Table 3. Signature Mode** | IDENTIFIER† | | | | | PII | NS | | | | | |-------------------|----------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | Α0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | Manufacturer Code | $V_{IL}$ | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | Device Code | $V_{IH}$ | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | AB | TE = G = V<sub>IL</sub>, A9 = V<sub>H</sub>, A1 – A8 = V<sub>IL</sub>, A10 – A15 = V<sub>IL</sub>, V<sub>PP</sub> = V<sub>CC</sub>, PGM = V<sub>IH</sub> or V<sub>IL</sub>. SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 Figure 1. SNAP! Pulse Programming Flowchart SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 #### logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91–1984 and IEC Publication 617–12. SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 | absolute maximum ratings over operating free-air temperature ra | nge (unless otherwise noted)† | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------| | Supply voltage range, V <sub>CC</sub> (see Note 1) | 0.6 V to 7 V | | Supply voltage range, V <sub>PP</sub> | 0.6 V to 14 V | | Input voltage range (see Note 1): All inputs except A9 | 0.6 V to V <sub>CC</sub> + 1 V | | A9 | 0.6 V to 13.5 V | | Output voltage range (see Note 1) | $-0.6 \text{ V to V}_{CC} + 1 \text{ V}$ | | Operating free-air temperature range ('27C210AJL, '27PC210AI | FNL) 0° C to 70°C | | Operating free-air temperature range ('27C210AJE, '27PC210A | FNE) – 40° C to 85°C | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | | † Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage t functional operation of the device at these or any other conditions beyond those indicated und implied. Exposure to absolute-maximum-rated conditions for extended periods may affect devic NOTE 1: All voltage values are with respect to GND. | to the device. These are stress ratings only, and er "recommended operating conditions" is not | #### recommended operating conditions | | | | | TMS27<br>TMS27<br>TMS27<br>TMS27<br>TMS27 | UNIT | | | |-------------------|--------------------------------|-----------------------------------|------------------------------|-------------------------------------------|-----------------|----------------------|----| | | | | | | NOM | MAX | | | V Cumphy wellings | | Read mo | ode (see Note 2) | 4.5 | 5 | 5.5 | V | | Vcc | Supply voltage | SNAP! Pulse programming algorithm | | | 6.5 | 6.75 | V | | V | Cupply voltage | Read mode | | V <sub>CC</sub> -0.6 | V <sub>CC</sub> | V <sub>CC</sub> +0.6 | V | | VPP | Supply voltage | SNAP! Pulse programming algorithm | | | 13 | 13.25 | V | | V | High level de input veltege | TTL | | 2 | | V <sub>CC</sub> +0.5 | V | | VIH | High-level dc input voltage | | CMOS | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> +0.5 | V | | V | Laur laural de imput veltage | | TTL | - 0.5 | | 8.0 | V | | VIL | Low-level dc input voltage | CMOS | | - 0.5 | | GND+0.2 | V | | TA | Operating free-air temperature | | '27C210AJL<br>'27PC210AFNL | 0 | | 70 | °C | | TA | Operating free-air temperature | | '27C210A JE,<br>'27PC210AFNE | - 40 | | 85 | °C | NOTE 2: V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 #### electrical characteristics over recommended ranges of operating conditions | | PARAMETER | | TEST CONDITION | IS | MIN | MAX | UNIT | |------------------|-------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------|------------|-----|------| | V | High level de output voltege | | I <sub>OH</sub> = – 20 μA | V <sub>CC</sub> – 0.2 | | V | | | VOH | High-level dc output voltage | | $I_{OH} = -2 \text{ mA}$ | | 2.4 | | V | | V/01 | Low-level dc output voltage | | I <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | VOL | Low-level de output voltage | I <sub>OL</sub> = 20 μA | | 0.1 | V | | | | lį | Input current (leakage) | $V_{I} = 0 \text{ V to } 5.5 \text{ V}$ | | | ±1 | μΑ | | | IO | Output current (leakage) | $V_O = 0 V \text{ to } V_{CC}$ | | | <u>±</u> 1 | μΑ | | | IPP1 | Vpp supply current | | $V_{PP} = V_{CC} = 5.5 V$ | | | 10 | μΑ | | IPP2 | Vpp supply current (during program pulse) | | V <sub>PP</sub> = 13 V | | | 50 | mA | | 1 | Value cumply current (ctandby) | TTL-input level | $V_{CC} = 5.5 \text{ V}, \qquad \overline{E} = V$ | /IH | | 500 | | | ICC1 | VCC supply current (standby) | $V_{CC} = 5.5 \text{ V}, \qquad \overline{E} = V$ | /cc | | 100 | μΑ | | | I <sub>CC2</sub> | V <sub>CC</sub> supply current (active) | | $V_{CC} = 5.5 \text{ V}, \qquad \overline{E} = V$<br>$t_{cycle} = \text{minimum cycle ti}$<br>outputs open <sup>†</sup> | | | 50 | mA | <sup>†</sup> Minimum cycle time = maximum address access time. ### capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 $\rm MHz^{\ddagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP§ | MAX | UNIT | |----|--------------------|---------------------------------|-----|------|-----|------| | Cl | Input capacitance | V <sub>I</sub> = 0 V, f = 1 MHz | | 8 | 12 | pF | | CO | Output capacitance | $V_O = 0 V$ , $f = 1 MHz$ | | 12 | 15 | pF | <sup>‡</sup> Capacitance measurements are made on a sample basis only. ### switching characteristics over full ranges of recommended operating conditions (see Notes 3 and 4) | P | ARAMETER | TEST<br>CONDITIONS | '27C210<br>'27PC2 | | '27C210<br>'27PC21 | | '27C210<br>'27PC21 | | '27C210<br>'27PC2 | | '27C210<br>'27PC21 | | UNIT | |--------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------|-----|--------------------|-----|--------------------|-----|-------------------|-----|--------------------|-----|------| | | | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>a(A)</sub> | Access time from address | | | 100 | | 120 | | 150 | | 200 | | 250 | ns | | t <sub>a(E)</sub> | Access time from chip enable | | | 100 | | 120 | | 150 | | 200 | | 250 | ns | | t <sub>en(G)</sub> | Output en <u>able</u><br>time from G | CL = 100 pF,<br>1 Series 74 | | 55 | | 55 | | 75 | | 75 | | 100 | ns | | <sup>t</sup> dis | Output disable time from G or E, whichever occurs first¶ | TSeries 74<br>TTL load,<br>Input $t_f \le 20 \text{ ns}$ ,<br>Input $t_f \le 20 \text{ ns}$ | 0 | 50 | 0 | 50 | 0 | 60 | 0 | 60 | 0 | 60 | ns | | <sup>t</sup> v(A) | Output data valid<br>time after change<br>of address, E, or<br>G, whichever<br>occurs first | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | <sup>¶</sup> Value calculated from 0.5 V delta to measured level. This parameter is only sampled and not 100% tested. <sup>§</sup> Typical values are at T<sub>A</sub> = 25°C and nominal voltages. NOTES: 3. For all switching characteristics, the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (see Figure 2). <sup>4.</sup> Common test conditions apply for t<sub>dis</sub> except during programming. SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 ### switching characteristics for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3) | | PARAMETER | MIN | MAX | UNIT | |---------------------|----------------------------|-----|-----|------| | t <sub>dis(G)</sub> | Output disable time from G | 0 | 100 | ns | | ten(G) | Output enable time from G | | 150 | ns | NOTE 3: For all switching characteristics, the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (See Figure 2). #### timing requirements for programming | | | | MIN | NOM | MAX | UNIT | |----------------------|-----------------------------|-----------------------------------|-----|-----|-----|------| | tw(PGM) | Pulse duration, program | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | t <sub>su(A)</sub> | Setup time, address | | 2 | | | μs | | t <sub>su(E)</sub> | Setup time, E | | 2 | | | μs | | t <sub>su(G)</sub> | Setup time, G | | 2 | | | μs | | t <sub>su(D)</sub> | Setup time, data | | 2 | | | μs | | t <sub>su(VPP)</sub> | Setup time, Vpp | | 2 | | | μs | | t <sub>su(VCC)</sub> | Setup time, V <sub>CC</sub> | | 2 | | | μs | | <sup>t</sup> h(A) | Hold time, address | | 0 | | | μs | | <sup>t</sup> h(D) | Hold time, data | | 2 | | | μs | NOTE 3: For all switching characteristics, the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (See Figure 2). SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and fixture capacitance. B. The ac testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 2. The ac Testing Output Load Circuit and ac Waveform Figure 3. Read-Cycle Timing SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 #### PROGRAMMING INFORMATION $<sup>^\</sup>dagger$ $t_{\mbox{dis}(G)}$ and $t_{\mbox{en}(G)}$ are characteristics of the device but must be accommodated by the programmer. $\ddagger$ 13-V VPP and 6.5-V VCC for SNAP! Pulse programming. Figure 4. Program-Cycle Timing (SNAP! Pulse Programming) SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 #### FN (S-PQCC-J\*\*) #### 20 PIN SHOWN #### **PLASTIC J-LEADED CHIP CARRIER** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Falls within JEDEC MS-018 SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 #### J (R-CDIP-T\*\*) #### 24 PIN SHOWN #### **CERAMIC SIDE-BRAZE DUAL-IN-LINE PACKAGE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. SMLS310D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated