SLLS177E - MARCH 1994 - REVISED APRIL1998 - Programmable Auto-RTS and Auto-CTS - In Auto-CTS Mode, CTS Controls Transmitter - In Auto-RTS Mode, RCV FIFO Contents and Threshold Control RTS - Serial and Modem Control Outputs Drive a RJ11 Cable Directly When Equipment Is on the Same Power Drop - Capable of Running With All Existing TL16C450 Software - After Reset, All Registers Are Identical to the TL16C450 Register Set - Up to 16-MHz Clock Rate for Up to 1-Mbaud Operation - In the TL16C450 Mode, Hold and Shift Registers Eliminate the Need for Precise Synchronization Between the CPU and Serial Data - Programmable Baud Rate Generator Allows Division of Any Input Reference Clock by 1 to (2<sup>16</sup> –1) and Generates an Internal 16× Clock - Standard Asynchronous Communication Bits (Start, Stop, and Parity) Added to or Deleted From the Serial Data Stream - 5-V and 3.3-V Operation - Independent Receiver Clock Input - Transmit, Receive, Line Status, and Data Set Interrupts Independently Controlled - Fully Programmable Serial Interface Characteristics: - 5-, 6-, 7-, or 8-Bit Characters - Even-, Odd-, or No-Parity Bit Generation and Detection - 1-, 1 1/2-, or 2-Stop Bit Generation - Baud Generation (dc to 1 Mbit/s) - False-Start Bit Detection - Complete Status Reporting Capabilities - 3-State Output TTL Drive Capabilities for Bidirectional Data Bus and Control Bus - Line Break Generation and Detection - Internal Diagnostic Capabilities: - Loopback Controls for Communications Link Fault Isolation - Break, Parity, Overrun, and Framing Error Simulation - Fully Prioritized Interrupt System Controls - Modem Control Functions (CTS, RTS, DSR, DTR, RI, and DCD) #### description The TL16C550C and the TL16C550Cl are functional upgrades of the TL16C550B asynchronous communications element (ACE), which in turn is a functional upgrade of the TL16C450. Functionally equivalent to the TL16C450 on power up (character or TL16C450 mode), the TL16C550C and the TL16C550Cl, like the TL16C550B, can be placed in an alternate FIFO mode. This relieves the CPU of excessive software overhead by buffering received and transmitted characters. The receiver and transmitter FIFOs store up to 16 bytes including three additional bits of error status per byte for the receiver FIFO. In the FIFO mode, there is a selectable autoflow control feature that can significantly reduce software overload and increase system efficiency by automatically controlling serial data flow using RTS output and CTS input signals. The TL16C550C and TL16C550CI perform serial-to-parallel conversions on data received from a peripheral device or modem and parallel-to-serial conversion on data received from its CPU. The CPU can read the ACE status at any time. The ACE includes complete modem control capability and a processor interrupt system that can be tailored to minimize software management of the communications link. Both the TL16C550C and the TL16C550Cl ACE include a programmable baud rate generator capable of dividing a reference clock by divisors from 1 to 65535 and producing a $16\times$ reference clock for the internal transmitter logic. Provisions are included to use this $16\times$ clock for the receiver logic. The ACE accommodates a 1-Mbaud serial rate (16-MHz input clock) so that a bit time is 1 $\mu$ s and a typical character time is 10 $\mu$ s (start bit, 8 data bits, stop bit). Two of the TL16C450 terminal functions on the TL16C550C and the TL16C550CI have been changed to TXRDY and RXRDY, which provide signaling to a DMA controller. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SLLS177E - MARCH 1994 - REVISED APRIL1998 ## PT/PFB PACKAGE (TOP VIEW) NC-No internal connection SLLS177E - MARCH 1994 - REVISED APRIL1998 #### detailed description #### autoflow control (see Figure 1) Autoflow control is comprised of auto-\overline{CTS} and auto-\overline{RTS}. With auto-\overline{CTS}, the \overline{CTS} input must be active before the transmitter FIFO can emit data. With auto-\overline{RTS}, \overline{RTS} becomes active when the receiver needs more data and notifies the sending serial device. When \overline{RTS} is connected to \overline{CTS}, data transmission does not occur unless the receiver FIFO has space for the data; thus, overrun errors are eliminated using ACE1 and ACE2 from a TLC16C550C with the autoflow control enabled. If not, overrun errors occur when the transmit data rate exceeds the receiver FIFO read latency. Figure 1. Autoflow Control (Auto-RTS and Auto-CTS) Example #### auto-RTS (see Figure 1) Auto-RTS data flow control originates in the receiver timing and control block (see functional block diagram) and is linked to the programmed receiver FIFO trigger level. When the receiver FIFO level reaches a trigger level of 1, 4, or 8 (see Figure 3), RTS is deasserted. With trigger levels of 1, 4, and 8, the sending ACE may send an additional byte after the trigger level is reached (assuming the sending ACE has another byte to send) because it may not recognize the deassertion of RTS until after it has begun sending the additional byte. RTS is automatically reasserted once the RCV FIFO is emptied by reading the receiver buffer register. When the trigger level is 14 (see Figure 4), $\overline{RTS}$ is deasserted after the first data bit of the 16th character is present on the SIN line. $\overline{RTS}$ is reasserted when the RCV FIFO has at least one available byte space. #### auto-CTS (see Figure 1) The transmitter circuitry checks $\overline{\text{CTS}}$ before sending the next data byte. When $\overline{\text{CTS}}$ is active, it sends the next byte. To stop the transmitter from sending the following byte, $\overline{\text{CTS}}$ must be released before the middle of the last stop bit that is currently being sent (see Figure 2). The auto- $\overline{\text{CTS}}$ function reduces interrupts to the host system. When flow control is enabled, $\overline{\text{CTS}}$ level changes do not trigger host interrupts because the device automatically controls its own transmitter. Without auto- $\overline{\text{CTS}}$ , the transmitter sends any data present in the transmit FIFO and a receiver overrun error may result. #### enabling autoflow control and auto-CTS Autoflow control is enabled by setting modem control register bits 5 (autoflow enable or AFE) and 1 (RTS) to a 1. Autoflow incorporates both auto-RTS and auto-CTS. When only auto-CTS is desired, bit 1 in the modem control register should be cleared (this assumes that a control signal is driving CTS). SLLS177E - MARCH 1994 - REVISED APRIL1998 - NOTES: A. When CTS is low, the transmitter keeps sending serial data out. - B. If CTS goes high before the middle of the last stop bit of the current byte, the transmitter finishes sending the current byte but it does not send the next byte. - C. When CTS goes from high to low, the transmitter begins sending data again. #### Figure 2. CTS Functional Timing Waveforms The receiver FIFO trigger level can be set to 1, 4, 8, or 14 bytes. These are described in Figures 3 and 4. NOTES: A. N = RCV FIFO trigger level (1, 4, or 8 bytes) B. The two blocks in dashed lines cover the case where an additional byte is sent as described in the preceding auto-RTS section. Figure 3. RTS Functional Timing Waveforms, RCV FIFO Trigger Level = 1,4, or 8 Bytes - NOTES: A. RTS is deasserted when the receiver receives the first data bit of the sixteenth byte. The receive FIFO is full after finishing the sixteenth byte. - B. RTS is asserted again when there is at least one byte of space available and no incoming byte is in processing or there is more than one byte of space available. - C. When the receive FIFO is full, the first receive buffer register read reasserts RTS. Figure 4. RTS Functional Timing Waveforms, RCV FIFO Trigger Level = 14 Bytes SLLS177E - MARCH 1994 - REVISED APRIL1998 #### functional block diagram е Receiver Internal е FIFO **Data Bus** С Receiver 10 SIN Shift Data Receiver D(7-0) Register Bus Buffer Buffer Register 9 RCLK Receiver Line Timing and Control Control 32 RTS Register A0 \_\_\_\_ A1 27 Divisor A2 \_\_\_\_\_\_ Latch (LS) Baud 15 BAUDOUT Generator Divisor CS0 12 Latch (MS) **Autoflow** CS1 13 Control Transmitter 14 (AFE) CS2 Line Timing and **Status** ADS 25 Control Register MR 35 Select Transmitter and S RD1 21 Control **FIFO** е RD2 \_\_\_\_\_\_\_\_\_ Logic Transmitter е Transmitter 11 SOUT 8 WR1 18 Shift Holding С t Register Register DDIS 23 Modem TXRDY 24 Control 36 Register CTS 33 DTR Modem Modem 37 RXRDY 29 DSR Status Control Register 38 Logic DCD 39 RI 34 OUT1 $v_{CC} = 40$ 31 OUT2 Power Interrupt Interrupt 30 INTRPT Supply Enable Control Register Logic Interrupt **Identificatio**r Register **FIFO** Control Register NOTE A: Terminal numbers shown are for the N package. # TL16C550C, TL16C550CI ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROL SLLS177E - MARCH 1994 - REVISED APRIL1998 #### **Terminal Functions** | TERMINAL | | | | | | |----------------------------------------------|--------------------------------------|---------------------------------|-------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO.<br>N | NO.<br>FN | NO.<br>PT | 1/0 | DESCRIPTION | | A0<br>A1<br>A2 | 28<br>27<br>26 | 31<br>30<br>29 | 28<br>27<br>26 | ı | Register select. A0 – A2 are used during read and write operations to select the ACE register to read from or write to. Refer to Table 1 for register addresses and refer to ADS description. | | ADS | 25 | 28 | 24 | I | Address strobe. When ADS is active (low), A0, A1, and A2 and CS0, CS1, and CS2 drive the internal select logic directly; when ADS is high, the register select and chip select signals are held at the logic levels they were in when the low-to-high transition of ADS occurred. | | BAUDOUT | 15 | 17 | 12 | 0 | Baud out. BAUDOUT is a 16× clock signal for the transmitter section of the ACE. The clock rate is established by the reference oscillator frequency divided by a divisor specified by the baud generator divisor latches. BAUDOUT may also be used for the receiver section by tying this output to RCLK. | | CS0<br>CS1<br>CS2 | 12<br>13<br>14 | 14<br>15<br>16 | 9<br>10<br>11 | ı | Chip select. When CS0 and CS1 are high and CS2 is low, these three inputs select the ACE. When any of these inputs are inactive, the ACE remains inactive (refer to ADS description). | | CTS | 36 | 40 | 38 | I | Clear to send. $\overline{\text{CTS}}$ is a modem status signal. Its condition can be checked by reading bit 4 (CTS) of the modem status register. Bit 0 ( $\Delta$ CTS) of the modem status register indicates that $\overline{\text{CTS}}$ has changed states since the last read from the modem status register. If the modem status interrupt is enabled when $\overline{\text{CTS}}$ changes levels and the auto- $\overline{\text{CTS}}$ mode is not enabled, an interrupt is generated. $\overline{\text{CTS}}$ is also used in the auto- $\overline{\text{CTS}}$ mode to control the transmitter. | | D0<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>D7 | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | 2<br>3<br>4<br>5<br>6<br>7<br>8 | 43<br>44<br>45<br>46<br>47<br>2<br>3<br>4 | I/O | Data bus. Eight data lines with 3-state outputs provide a bidirectional path for data, control, and status information between the ACE and the CPU. | | DCD | 38 | 42 | 40 | I | Data carrier detect. $\overline{DCD}$ is a modem status signal. Its condition can be checked by reading bit $\overline{T}$ (DCD) of the modem status register. Bit 3 ( $\Delta DCD$ ) of the modem status register indicates that $\overline{DCD}$ has changed states since the last read from the modem status register. If the modem status interrupt is enabled when $\overline{DCD}$ changes levels, an interrupt is generated. | | DDIS | 23 | 26 | 22 | 0 | Driver disable. DDIS is active (high) when the CPU is not reading data. When active, DDIS can disable an external transceiver. | | DSR | 37 | 41 | 39 | 1 | Data set ready. DSR is a modem status signal. Its condition can be checked by reading bit 5 (DSR) of the modem status register. Bit 1 ( $\Delta$ DSR) of the modem status register indicates DSR has changed levels since the last read from the modem status register. If the modem status interrupt is enabled when DSR changes levels, an interrupt is generated. | | DTR | 33 | 37 | 33 | 0 | Data terminal ready. When active (low), $\overline{\text{DTR}}$ informs a modem or data set that the ACE is ready to establish communication. $\overline{\text{DTR}}$ is placed in the active level by setting the DTR bit of the modem control register. $\overline{\text{DTR}}$ is placed in the inactive level either as a result of a master reset, during loop mode operation, or clearing the DTR bit. | | INTRPT | 30 | 33 | 30 | 0 | Interrupt. When active (high), INTRPT informs the CPU that the ACE has an interrupt to be serviced. Four conditions that cause an interrupt to be issued are: a receiver error, received data that is available or timed out (FIFO mode only), an empty transmitter holding register, or an enabled modem status interrupt. INTRPT is reset (deactivated) either when the interrupt is serviced or as a result of a master reset. | | MR | 35 | 39 | 35 | I | Master reset. When active (high), MR clears most ACE registers and sets the levels of various output signals (refer to Table 2). | ## TL16C550C, TL16C550CI ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROL SLLS177E - MARCH 1994 - REVISED APRIL1998 ## **Terminal Functions (Continued)** | Т | ERMIN | AL | | | | |-----------------|----------|-----------|-----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO.<br>N | NO.<br>FN | NO.<br>PT | I/O | DESCRIPTION | | OUT1<br>OUT2 | 34<br>31 | 38<br>35 | 34<br>31 | 0 | Outputs 1 and 2. These are user-designated output terminals that are set to the active (low) level by setting respective modem control register (MCR) bits (OUT1 and OUT2). OUT1 and OUT2 are set to inactive the (high) level as a result of master reset, during loop mode operations, or by clearing bit 2 (OUT1) or bit 3 (OUT2) of the MCR. | | RCLK | 9 | 10 | 5 | 1 | Receiver clock. RCLK is the 16× baud rate clock for the receiver section of the ACE. | | RD1<br>RD2 | 21<br>22 | 24<br>25 | 19<br>20 | I | Read inputs. When either RD1 or RD2 is active (low or high respectively) while the ACE is selected, the CPU is allowed to read status information or data from a selected ACE register. Only one of these inputs is required for the transfer of data during a read operation; the other input should be tied to its inactive level (i.e., RD2 tied low or RD1 tied high). | | RI | 39 | 43 | 41 | I | Ring indicator. $\overline{RI}$ is a modem status signal. Its condition can be checked by reading bit 6 (RI) of the modem status register. Bit 2 (TERI) of the modem status register indicates that $\overline{RI}$ has transitioned from a low to a high level since the last read from the modem status register. If the modem status interrupt is enabled when this transition occurs, an interrupt is generated. | | RTS | 32 | 36 | 32 | 0 | Request to send. When active, RTS informs the modem or data set that the ACE is ready to receive data. RTS is set to the active level by setting the RTS modem control register bit and is set to the inactive (high) level either as a result of a master reset or during loop mode operations or by clearing bit 1 (RTS) of the MCR. In the auto-RTS mode, RTS is set to the inactive level by the receiver threshold control logic. | | RXRDY | 29 | 32 | 29 | 0 | Receiver ready. Receiver direct memory access (DMA) signalling is available with RXRDY. When operating in the FIFO mode, one of two types of DMA signalling can be selected using the FIFO control register bit 3 (FCR3). When operating in the TL16C450 mode, only DMA mode 0 is allowed. Mode 0 supports single-transfer DMA in which a transfer is made between CPU bus cycles. Mode 1 supports multitransfer DMA in which multiple transfers are made continuously until the receiver FIFO has been emptied. In DMA mode 0 (FCR0 = 0 or FCR0 = 1, FCR3 = 0), when there is at least one character in the receiver FIFO or receiver holding register, RXRDY is active (low). When RXRDY has been active but there are no characters in the FIFO or holding register, RXRDY goes inactive (high). In DMA mode 1 (FCR0 = 1, FCR3 = 1), when the trigger level or the time-out has been reached, RXRDY goes active (low); when it has been active but there are no more characters in the FIFO or holding register, it goes inactive (high). | | SIN | 10 | 11 | 7 | I | Serial data input. SIN is serial data input from a connected communications device | | SOUT | 11 | 13 | 8 | 0 | Serial data output. SOUT is composite serial data output to a connected communication device. SOUT is set to the marking (high) level as a result of master reset. | | TXRDY | 24 | 27 | 23 | 0 | Transmitter ready. Transmitter DMA signalling is available with TXRDY. When operating in the FIFO mode, one of two types of DMA signalling can be selected using FCR3. When operating in the TL16C450 mode, only DMA mode 0 is allowed. Mode 0 supports single-transfer DMA in which a transfer is made between CPU bus cycles. Mode 1 supports multitransfer DMA in which multiple transfers are made continuously until the transmit FIFO has been filled. | | VCC | 40 | 44 | 42 | | 5-V supply voltage | | V <sub>SS</sub> | 20 | 22 | 18 | | Supply common | | WR1<br>WR2 | 18<br>19 | 20<br>21 | 16<br>17 | I | Write inputs. When either WR1 or WR2 is active (low or high respectively) and while the ACE is selected, the CPU is allowed to write control words or data into a selected ACE register. Only one of these inputs is required to transfer data during a write operation; the other input should be tied to its inactive level (i.e., WR2 tied low or WR1 tied high). | | XIN<br>XOUT | 16<br>17 | 18<br>19 | 14<br>15 | I/O | External clock. XIN and XOUT connect the ACE to the main timing reference (clock or crystal). | SLLS177E - MARCH 1994 - REVISED APRIL1998 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | $\ldots$ $-0.5$ V to 7 V | |-------------------------------------------------------------------------------|----------------------------| | Input voltage range at any input, V <sub>I</sub> | $\ldots$ $-0.5~V$ to 7 $V$ | | Output voltage range, V <sub>O</sub> | $-0.5V$ to 7 $V$ | | Operating free-air temperature range, T <sub>A</sub> , TL16C550C | 0°C to 70°C | | TL16C550CI | –40°C to 85°C | | Storage temperature range, T <sub>stg</sub> | 65°C to 150°C | | Case temperature for 10 seconds, T <sub>C</sub> : FN package | 260°C | | Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds; N or PT package | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to VSS. #### recommended operating conditions #### low voltage (3.3 V nominal) | | MIN | NOM | MAX | UNIT | |---------------------------------------------------------|---------------------|-----|---------------------|------| | Supply voltage, V <sub>CC</sub> | 3 | 3.3 | 3.6 | V | | Input voltage, V <sub>I</sub> | 0 | | $v_{CC}$ | V | | High-level input voltage, V <sub>IH</sub> (see Note 2) | 0.7 V <sub>CC</sub> | | | V | | Low-level input voltage, V <sub>IL</sub> (see Note 2) | | | 0.3 V <sub>CC</sub> | V | | Output voltage, V <sub>O</sub> (see Note 3) | 0 | | VCC | V | | High-level output current, IOH (all outputs) | | | 1.8 | mA | | Low-level output current, I <sub>OL</sub> (all outputs) | | | 3.2 | mA | | Input capacitance | | | 1 | pF | | Operating free-air temperature, TA | 0 | 25 | 70 | °C | | Junction temperature range, T <sub>J</sub> (see Note 4) | 0 | 25 | 115 | °C | | Oscillator/clock speed | | | 14 | MHz | - NOTES: 2. Meets TTL levels, $V_{IHmin}$ = 2 V and $V_{ILmax}$ = 0.8 V on nonhysteresis inputs - 3. Applies for external output buffers - 4. These junction temperatures reflect simulated conditions. Absolute maximum junction temperature is 150°C. The customer is responsible for verifying junction temperature. #### standard voltage (5 V nominal) | | MIN | NOM | MAX | UNIT | |---------------------------------------------------------|---------------------|-----|---------------------|------| | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | V | | Input voltage, V <sub>I</sub> | 0 | | Vcc | V | | High-level input voltage, V <sub>IH</sub> | 0.7 V <sub>CC</sub> | | | V | | Low-level input voltage, V <sub>IL</sub> | | | 0.2 V <sub>CC</sub> | V | | Output voltage, VO (see Note 5) | 0 | | VCC | V | | High-level output current, IOH (all outputs) | | | 4 | mA | | Low-level output current, I <sub>OL</sub> (all outputs) | | | 4 | mA | | Input capacitance | | | 1 | pF | | Operating free-air temperature, T <sub>A</sub> | 0 | 25 | 70 | °C | | Junction temperature range, T <sub>J</sub> (see Note 6) | 0 | 25 | 115 | °C | | Oscillator/clock speed | | | 16 | MHz | - 5. Applies for external output buffers - 6. These junction temperatures reflect simulated conditions. Absolute maximum junction temperature is 150°C. The customer is responsible for verifying junction temperature. SLLS177E - MARCH 1994 - REVISED APRIL1998 electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) #### low voltage (3.3 V nominal) | | PARAMETER | TEST CO | NDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----|------------------|-----|------| | V <sub>OH</sub> ‡ | High-level output voltage | I <sub>OH</sub> = -1 mA | | 2.4 | | | V | | V <sub>OL</sub> ‡ | Low-level output voltage | I <sub>OL</sub> = 1.6 mA | | | | 0.5 | V | | l <sub>l</sub> | Input current | V <sub>CC</sub> = 3.6 V,<br>V <sub>I</sub> = 0 to 3.6 V, | V <sub>SS</sub> = 0,<br>All other terminals floating | | | 10 | μΑ | | loz | High-impedance-state output current | V <sub>CC</sub> = 3.6 V,<br>V <sub>O</sub> = 0 to 3.6 V,<br>Chip selected in write mod | $V_{SS} = 0$ , le or chip deselect | | | ±20 | μΑ | | ICC | Supply current | V <sub>CC</sub> = 3.6 V,<br>SIN, DSR, DCD, CTS, and<br>All other inputs at 0.8 V,<br>No load on outputs, | d RI at 2 V, | | | 8 | mA | | C <sub>i(CLK)</sub> | Clock input capacitance | | | | 15 | 20 | pF | | C <sub>o(CLK)</sub> | Clock output capacitance | V <sub>CC</sub> = 0,<br>f = 1 MHz. | V <sub>SS</sub> = 0,<br>T <sub>A</sub> = 25°C, | | 20 | 30 | pF | | Ci | Input capacitance | All other terminals ground | , · · | | 6 | 10 | pF | | Co | Output capacitance | | | | 10 | 20 | pF | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 3.3 V and T<sub>A</sub> = 25°C. #### standard voltage (5 V nominal) | | PARAMETER | TEST CO | NDITIONS | MIN | TYP† | MAX | UNIT | |---------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----|------|-----|------| | V <sub>OH</sub> ‡ | High-level output voltage | I <sub>OH</sub> = -1 mA | | 2.4 | | | V | | V <sub>OL</sub> ‡ | Low-level output voltage | I <sub>OL</sub> = 1.6 mA | | | | 0.4 | V | | l <sub>I</sub> | Input current | V <sub>CC</sub> = 5.25 V,<br>V <sub>I</sub> = 0 to 5.25 V, | V <sub>SS</sub> = 0,<br>All other terminals floating | | | 10 | μΑ | | loz | High-impedance-state output current | V <sub>CC</sub> = 5.25 V,<br>V <sub>O</sub> = 0 to 5.25 V,<br>Chip selected in write mod | V <sub>SS</sub> = 0,<br>le or chip deselect | | | ±20 | μΑ | | ICC | Supply current | V <sub>CC</sub> = 5.25 V,<br>SIN, DSR, DCD, CTS, and<br>All other inputs at 0.8 V,<br>No load on outputs, | d RI at 2 V, | | | 10 | mA | | C <sub>i(CLK)</sub> | Clock input capacitance | | | | 15 | 20 | pF | | C <sub>o(CLK)</sub> | Clock output capacitance | V <sub>CC</sub> = 0,<br>f = 1 MHz, | $V_{SS} = 0,$<br>$T_{\Delta} = 25^{\circ}C,$ | | 20 | 30 | pF | | Ci | Input capacitance | All other terminals grounde | , , | | 6 | 10 | pF | | Со | Output capacitance | ] | | | 10 | 20 | pF | <sup>‡</sup> These parameters apply for all outputs except XOUT. <sup>†</sup> All typical values are at $V_{CC}$ = 5 V and $T_A$ = 25°C. ‡ These parameters apply for all outputs except XOUT. SLLS177E - MARCH 1994 - REVISED APRIL1998 ## system timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | ALT. SYMBOL | FIGURE | TEST CONDITIONS | MIN | MAX | UNIT | |-------------------|--------------------------------------------------------------------------|------------------|--------|------------------------|-----|-----|------| | t <sub>cR</sub> | Cycle time, read (t <sub>W7</sub> + t <sub>d8</sub> + t <sub>d9</sub> ) | RC | | | 87 | | ns | | t <sub>cW</sub> | Cycle time, write (t <sub>w6</sub> + t <sub>d5</sub> + t <sub>d6</sub> ) | WC | | | 87 | | ns | | t <sub>w1</sub> | Pulse duration, clock high | <sup>t</sup> XH | 5 | f = 16 MHz Max, | 25 | | | | t <sub>w2</sub> | Pulse duration, clock low | <sup>t</sup> XL | 5 | V <sub>CC</sub> = 5 V | 25 | | ns | | t <sub>w5</sub> | Pulse duration, ADS low | <sup>t</sup> ADS | 6, 7 | | 9 | | ns | | tw6 | Pulse duration, WR | t <sub>WR</sub> | 6 | | 40 | | ns | | t <sub>w7</sub> | Pulse duration, RD | t <sub>RD</sub> | 7 | | 40 | | ns | | t <sub>w8</sub> | Pulse duration, MR | t <sub>MR</sub> | | | 1 | | μs | | t <sub>su1</sub> | Setup time, address valid before ADS↑ | t <sub>AS</sub> | 6.7 | | 0 | | | | t <sub>su2</sub> | Setup time, CS valid before ADS↑ | tcs | 6, 7 | | 8 | | ns | | t <sub>su3</sub> | Setup time, data valid before WR1↓ or WR2↑ | t <sub>DS</sub> | 6 | | 15 | | ns | | t <sub>su4</sub> | Setup time, CTS↑ before midpoint of stop bit | | 17 | | | 10 | ns | | t <sub>h1</sub> | Hold time, address low after ADS↑ | <sup>t</sup> AH | 0.7 | | 0 | | | | t <sub>h2</sub> | Hold time, CS valid after ADS↑ | <sup>t</sup> CH | 6, 7 | | 0 | | ns | | t <sub>h3</sub> | Hold time, CS valid after WR1↑ or WR2↓ | twcs | 6 | | 10 | | 20 | | t <sub>h4</sub> | Hold time, address valid after WR1 ↑ or WR2↓ | t <sub>WA</sub> | 0 | | 10 | | ns | | t <sub>h5</sub> | Hold time, data valid after WR1↑ or WR2↓ | <sup>t</sup> DH | 6 | | 5 | | ns | | th6 | Hold time, chip select valid after RD1↑ or RD2↓ | t <sub>RCS</sub> | 7 | | 10 | | ns | | t <sub>h</sub> 7 | Hold time, address valid after RD1↑ or RD2↓ | <sup>t</sup> RA | 7 | | 20 | | ns | | t <sub>d4</sub> † | Delay time, CS valid before WR1↓ or WR2↑ | tcsw | e e | | 7 | | | | t <sub>d5</sub> † | Delay time, address valid before WR1↓ or WR2↑ | t <sub>AW</sub> | 6 | | · / | | ns | | t <sub>d6</sub> † | Delay time, write cycle, WR1↑ or WR2↓ to ADS↓ | tWC | 6 | | 40 | | ns | | t <sub>d7</sub> † | Delay time, CS valid to RD1↓ or RD2↑ | <sup>t</sup> CSR | 7 | | 7 | | | | t <sub>d8</sub> † | Delay time, address valid to RD1↓ or RD2↑ | t <sub>AR</sub> | 1 ′ | | · | | ns | | t <sub>d9</sub> | Delay time, read cycle, RD1↑ or RD2↓ to ADS↓ | tRC | 7 | | 40 | | ns | | t <sub>d10</sub> | Delay time, RD1↓ or RD2↑ to data valid | <sup>t</sup> RVD | 7 | C <sub>L</sub> = 75 pF | 45 | | ns | | <sup>t</sup> d11 | Delay time, RD1↑ or RD2↓ to floating data | <sup>t</sup> HZ | 7 | C <sub>L</sub> = 75 pF | 20 | | ns | <sup>†</sup> Only applies when ADS is low ## system switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Note 7) | PARAMETER | ALT. SYMBOL | FIGURE | TEST CONDITIONS | MIN MAX | UNIT | |----------------------------------------------------------------------------------------------------------------------------|------------------|--------|------------------------|---------|------| | $t_{dis(R)}$ Disable time, $\overline{RD1} \downarrow \uparrow$ or $RD2 \uparrow \downarrow$ to $DDIS \uparrow \downarrow$ | <sup>t</sup> RDD | 7 | C <sub>L</sub> = 75 pF | 20 | ns | NOTE 7: Charge and discharge times are determined by $V_{OL}$ , $V_{OH}$ , and external loading. ## baud generator switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 75 pF | | PARAMETER | ALT. SYMBOL | FIGURE | TEST CONDITIONS | MIN | MAX | UNIT | |-----------------|-------------------------------|------------------|--------|-----------------------|-----|-----|------| | t <sub>w3</sub> | Pulse duration, BAUDOUT low | tLW | 5 | f = 16 MHz, CLK ÷ 2, | 50 | | ns | | $t_{W4}$ | Pulse duration, BAUDOUT high | tHW | 5 | V <sub>CC</sub> = 5 V | 50 | | 115 | | t <sub>d1</sub> | Delay time, XIN↑ to BAUDOUT↑ | <sup>t</sup> BLD | 5 | | | 45 | ns | | t <sub>d2</sub> | Delay time, XIN↑↓ to BAUDOUT↓ | <sup>t</sup> BHD | 5 | | | 45 | ns | SLLS177E – MARCH 1994 – REVISED APRIL1998 ### receiver switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Note 8) | | PARAMETER | ALT. SYMBOL | FIGURE | TEST CONDITIONS | MIN | MAX | UNIT | |------------------|-------------------------------------------------------------------------------|-------------------|---------------------|------------------------|-----|-----|---------------| | <sup>t</sup> d12 | Delay time, RCLK to sample | tscd | 8 | | | 10 | ns | | t <sub>d13</sub> | Delay time, stop to set INTRPT or read RBR to LSI interrupt or stop to RXRDY↓ | <sup>t</sup> SINT | 8, 9, 10,<br>11, 12 | | | 1 | RCLK<br>cycle | | <sup>t</sup> d14 | Delay time, read RBR/LSR to reset INTRPT | <sup>t</sup> RINT | 8, 9, 10,<br>11, 12 | C <sub>L</sub> = 75 pF | | 70 | ns | NOTE 8: In the FIFO mode, the read cycle (RC) = 425 ns (min) between reads of the receive FIFO and the status registers (interrupt identification register or line status register). ### transmitter switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | ALT. SYMBOL | FIGURE | TEST CONDITIONS | MIN | MAX | UNIT | |------------------|------------------------------------------------------------------------|------------------|--------|------------------------|-----|-----|----------------| | <sup>t</sup> d15 | Delay time, initial write to transmit start | <sup>t</sup> IRS | 13 | | 8 | 24 | baudout cycles | | <sup>t</sup> d16 | Delay time, start to INTRPT | <sup>t</sup> STI | 13 | | 8 | 10 | baudout cycles | | t <sub>d17</sub> | Delay time, WR (WR THR) to reset INTRPT | <sup>t</sup> HR | 13 | C <sub>L</sub> = 75 pF | | 50 | ns | | <sup>t</sup> d18 | Delay time, initial write to INTRPT (THRE <sup>†</sup> ) | <sup>t</sup> SI | 13 | | 16 | 34 | baudout cycles | | <sup>t</sup> d19 | Delay time, read IIR <sup>†</sup> to reset INTRPT (THRE <sup>†</sup> ) | <sup>t</sup> IR | 13 | C <sub>L</sub> = 75 pF | | 35 | ns | | t <sub>d20</sub> | Delay time, write to TXRDY inactive | twxı | 14,15 | C <sub>L</sub> = 75 pF | | 35 | ns | | <sup>t</sup> d21 | Delay time, start to TXRDY active | <sup>t</sup> SXA | 14,15 | C <sub>L</sub> = 75 pF | | 9 | baudout cycles | <sup>†</sup> THRE = transmitter holding register empty; IIR = interrupt identification register. #### modem control switching characteristics over recommended ranges of supply voltage and operating free-air temperature, C<sub>L</sub> = 75 pF | | PARAMETER | ALT. SYMBOL | FIGURE | MIN MAX | UNIT | |------------------|-------------------------------------------------------------------------------------|------------------|--------|---------|-------------------| | t <sub>d22</sub> | Delay time, WR MCR to output | tMDO | 16 | 50 | ns | | t <sub>d23</sub> | Delay time, modem interrupt to set INTRPT | t <sub>SIM</sub> | 16 | 35 | ns | | t <sub>d24</sub> | Delay time, RD MSR to reset INTRPT | <sup>t</sup> RIM | 16 | 40 | ns | | t <sub>d25</sub> | Delay time, CTS low to SOUT↓ | | 17 | 24 | baudout<br>cycles | | t <sub>d26</sub> | Delay time, RCV threshold byte to RTS↑ | | 18 | 2 | baudout<br>cycles | | t <sub>d27</sub> | Delay time, read of last byte in receive FIFO to $\overline{\text{RTS}} \downarrow$ | | 18 | 2 | baudout<br>cycles | | t <sub>d28</sub> | Delay time, first data bit of 16th character to RTS↑ | | 19 | 2 | baudout<br>cycles | | t <sub>d29</sub> | Delay time, RBRRD low to RTS↓ | | 19 | 2 | baudout cycles | SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PARAMETER MEASUREMENT INFORMATION Figure 5. Baud Generator Timing Waveforms SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PARAMETER MEASUREMENT INFORMATION <sup>†</sup> Applicable only when ADS is low Figure 6. Write Cycle Timing Waveforms SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PARAMETER MEASUREMENT INFORMATION † Applicable only when ADS is low Figure 7. Read Cycle Timing Waveforms SLLS177E - MARCH 1994 - REVISED APRIL1998 Figure 8. Receiver Timing Waveforms SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PARAMETER MEASUREMENT INFORMATION NOTE A: For a time-out interrupt, $t_{d13} = 9$ RCLKs. Figure 9. Receive FIFO First Byte (Sets DR Bit) Waveforms NOTE A: For a time-out interrupt, $t_{d13} = 9$ RCLKs. Figure 10. Receive FIFO Bytes Other Than the First Byte (DR Internal Bit Already Set) Waveforms SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PARAMETER MEASUREMENT INFORMATION NOTE A: This is the reading of the last byte in the FIFO. Figure 11. Receiver Ready (RXRDY) Waveforms, FCR0 = 0 or FCR0 = 1 and FCR3 = 0 (Mode 0) NOTES: A. This is the reading of the last byte in the FIFO. B. For a time-out interrupt, t<sub>d13</sub> = 9 RCLKs. Figure 12. Receiver Ready (RXRDY) Waveforms, FCR0 = 1 or FCR3 = 1 (Mode 1) SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PARAMETER MEASUREMENT INFORMATION Figure 13. Transmitter Timing Waveforms Figure 14. Transmitter Ready (TXRDY) Waveforms, FCR0 = 0 or FCR0 = 1 and FCR3 = 0 (Mode 0) Figure 15. Transmitter Ready (TXRDY) Waveforms, FCR0 = 1 and FCR3 = 1 (Mode 1) SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PARAMETER MEASUREMENT INFORMATION Figure 16. Modem Control Timing Waveforms Figure 17. CTS and SOUT Autoflow Control Timing (Start and Stop) Waveforms Figure 18. Auto-RTS Timing for RCV Threshold of 1, 4, or 8 Waveforms SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PARAMETER MEASUREMENT INFORMATION Figure 19. Auto-RTS Timing for RCV Threshold of 14 Waveforms #### **APPLICATION INFORMATION** Figure 20. Basic TL16C550C Configuration SLLS177E - MARCH 1994 - REVISED APRIL1998 #### **APPLICATION INFORMATION** Figure 21. Typical Interface for a High Capacity Data Bus #### **APPLICATION INFORMATION** NOTE A: Terminal numbers shown are for the N package. Figure 22. Typical TL16C550C Connection to a CPU SLLS177E - MARCH 1994 - REVISED APRIL1998 #### **PRINCIPLES OF OPERATION** **Table 1. Register Selection** | DLAB† | A2 | A1 | A0 | REGISTER | | |-------|----|----|----|--------------------------------------------------------------|--| | 0 | L | L | L | Receiver buffer (read), transmitter holding register (write) | | | 0 | L | L | Н | Interrupt enable register | | | Х | L | Н | L | Interrupt identification register (read only) | | | Х | L | Н | L | FIFO control register (write) | | | Х | L | Н | Н | Line control register | | | Х | Н | L | L | Modem control register | | | Х | Н | L | Н | Line status register | | | Х | Н | Н | L | Modem status register | | | Х | Н | Н | Н | Scratch register | | | 1 | L | L | L | Divisor latch (LSB) | | | 1 | L | L | Н | Divisor latch (MSB) | | <sup>†</sup> The divisor latch access bit (DLAB) is the most significant bit of the line control register. The DLAB signal is controlled by writing to this bit location (see Table 4). #### **Table 2. ACE Reset Functions** | REGISTER/SIGNAL | RESET CONTROL | RESET STATE | |---------------------------------------------|----------------------|----------------------------------------------------------------------------------------| | Interrupt Enable Register | Master Reset | All bits cleared (0-3 forced and 4-7 permanent) | | Interrupt Identification Register | Master Reset | Bit 0 is set, bits 1, 2, 3, 6, and 7 are cleared, and bits 4–5 are permanently cleared | | FIFO Control Register | Master Reset | All bits cleared | | Line Control Register | Master Reset | All bits cleared | | Modem Control Register | Master Reset | All bits cleared (6-7 permanent) | | Line Status Register | Master Reset | Bits 5 and 6 are set; all other bits are cleared | | Modem Status Register | Master Reset | Bits 0-3 are cleared; bits 4-7 are input signals | | SOUT | Master Reset | High | | INTRPT (receiver error flag) | Read LSR/MR | Low | | INTRPT (received data available) | Read RBR/MR | Low | | INTRPT (transmitter holding register empty) | Read IR/Write THR/MR | Low | | INTRPT (modem status changes) | Read MSR/MR | Low | | OUT2 | Master Reset | High | | RTS | Master Reset | High | | DTR | Master Reset | High | | OUT1 | Master Reset | High | | Scratch Register | Master Reset | No effect | | Divisor Latch (LSB and MSB) Registers | Master Reset | No effect | | Receiver Buffer Register | Master Reset | No effect | | Transmitter Holding Register | Master Reset | No effect | | RCVR FIFO | MR/FCR1−FCR0/∆FCR0 | All bits cleared | | XMIT FIFO | MR/FCR2−FCR0/∆FCR0 | All bits cleared | SLLS177E - MARCH 1994 - REVISED APRIL1998 #### **PRINCIPLES OF OPERATION** ## accessible registers The system programmer, using the CPU, has access to and control over any of the ACE registers that are summarized in Table 2. These registers control ACE operations, receive data, and transmit data. Descriptions of these registers follow Table 3. **Table 3. Summary of Accessible Registers** | | REGISTER ADDRESS | | | | | | | | | | | | |------------|--------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------|------------------------------------------------|---------------------------------------------|----------------------------------------|----------------------------------------------|----------------------------------------------|---------------------|---------------------------|----------------| | | 0 DLAB = 0 | 0 DLAB = 0 | 1 DLAB = 0 | 2 | 2 | 3 | 4 | 5 | 6 | 7 | 0 DLAB = 1 | 1 DLAB = 1 | | BIT<br>NO. | Receiver<br>Buffer<br>Register<br>(Read<br>Only) | Transmitter<br>Holding<br>Register<br>(Write<br>Only) | Interrupt<br>Enable<br>Register | Interrupt<br>Ident.<br>Register<br>(Read<br>Only) | FIFO<br>Control<br>Register<br>(Write<br>Only) | Line<br>Control<br>Register | Modem<br>Control<br>Register | Line<br>Status<br>Register | Modem<br>Status<br>Register | Scratch<br>Register | Divisor<br>Latch<br>(LSB) | Latch<br>(MSB) | | | RBR | THR | IER | IIR | FCR | LCR | MCR | LSR | MSR | SCR | DLL | DLM | | 0 | Data Bit 0 <sup>†</sup> | Data Bit 0 | Enable<br>Received<br>Data<br>Available<br>Interrupt<br>(ERBI) | 0 if<br>Interrupt<br>Pending | FIFO<br>Enable | Word<br>Length<br>Select<br>Bit 0<br>(WLS0) | Data<br>Terminal<br>Ready<br>(DTR) | Data<br>Ready<br>(DR) | Delta<br>Clear<br>to Send<br>(ΔCTS) | Bit 0 | Bit 0 | Bit 8 | | 1 | Data Bit 1 | Data Bit 1 | Enable Transmitter Holding Register Empty Interrupt (ETBEI) | Interrupt<br>ID<br>Bit 1 | Receiver<br>FIFO<br>Reset | Word<br>Length<br>Select<br>Bit 1<br>(WLS1) | Request<br>to Send<br>(RTS) | Overrun<br>Error<br>(OE) | Delta<br>Data<br>Set<br>Ready<br>(ΔDSR) | Bit 1 | Bit 1 | Bit 9 | | 2 | Data Bit 2 | Data Bit 2 | Enable<br>Receiver<br>Line Status<br>Interrupt<br>(ELSI) | Interrupt<br>ID<br>Bit 2 | Transmitter<br>FIFO<br>Reset | Number<br>of<br>Stop Bits<br>(STB) | OUT1 | Parity<br>Error<br>(PE) | Trailing<br>Edge Ring<br>Indicator<br>(TERI) | Bit 2 | Bit 2 | Bit 10 | | 3 | Data Bit 3 | Data Bit 3 | Enable<br>Modem<br>Status<br>Interrupt<br>(EDSSI) | Interrupt<br>ID<br>Bit 3<br>(see<br>Note 9) | DMA<br>Mode<br>Select | Parity<br>Enable<br>(PEN) | OUT2 | Framing<br>Error<br>(FE) | Delta<br>Data<br>Carrier<br>Detect<br>(ADCD) | Bit 3 | Bit 3 | Bit 11 | | 4 | Data Bit 4 | Data Bit 4 | 0 | 0 | Reserved | Even<br>Parity<br>Select<br>(EPS) | Loop | Break<br>Interrupt<br>(BI) | Clear<br>to<br>Send<br>(CTS) | Bit 4 | Bit 4 | Bit 12 | | 5 | Data Bit 5 | Data Bit 5 | 0 | 0 | Reserved | Stick<br>Parity | Autoflow<br>Control<br>Enable<br>(AFE) | Transmitter<br>Holding<br>Register<br>(THRE) | Data<br>Set<br>Ready<br>(DSR) | Bit 5 | Bit 5 | Bit 13 | | 6 | Data Bit 6 | Data Bit 6 | 0 | FIFOs<br>Enabled<br>(see<br>Note 9) | Receiver<br>Trigger<br>(LSB) | Break<br>Control | 0 | Transmitter<br>Empty<br>(TEMT) | Ring<br>Indicator<br>(RI) | Bit 6 | Bit 6 | Bit 14 | | 7 | Data Bit 7 | Data Bit 7 | 0 | FIFOs<br>Enabled<br>(see<br>Note 9) | Receiver<br>Trigger<br>(MSB) | Divisor<br>Latch<br>Access<br>Bit<br>(DLAB) | 0 | Error in<br>RCVR<br>FIFO<br>(see<br>Note 9) | Data<br>Carrier<br>Detect<br>(DCD) | Bit 7 | Bit 7 | Bit 15 | <sup>†</sup> Bit 0 is the least significant bit. It is the first bit serially transmitted or received. NOTE 9: These bits are always 0 in the TL16C450 mode. SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PRINCIPLES OF OPERATION #### FIFO control register (FCR) The FCR is a write-only register at the same location as the IIR, which is a read-only register. The FCR enables and clears the FIFOs, sets the receiver FIFO trigger level, and selects the type of DMA signalling. - Bit 0: This bit, when set, enables the transmitter and receiver FIFOs. Bit 0 must be set when other FCR bits are written to or they are not programmed. Changing this bit clears the FIFOs. - Bit 1: This bit, when set, clears all bytes in the receiver FIFO and clears its counter. The shift register is not cleared. The 1 that is written to this bit position is self clearing. - Bit 2: This bit, when set, clears all bytes in the transmit FIFO and clears its counter. The shift register is not cleared. The 1 that is written to this bit position is self clearing. - Bit 3: When FCR0 is set, setting FCR3 causes RXRDY and TXRDY to change from level 0 to level 1. - Bits 4 and 5: These two bits are reserved for future use. - Bits 6 and 7: These two bits set the trigger level for the receiver FIFO interrupt (see Table 4). BIT 7 BIT 6 RECEIVER FIFO TRIGGER LEVEL (BYTES) 0 0 0 01 0 1 04 1 0 08 1 1 1 14 Table 4. Receiver FIFO Trigger Level #### FIFO interrupt mode operation When the receiver FIFO and receiver interrupts are enabled (FCR0 = 1, IER0 = 1, IER2 = 1), a receiver interrupt occurs as follows: - 1. The received data available interrupt is issued to the microprocessor when the FIFO has reached its programmed trigger level. It is cleared when the FIFO drops below its programmed trigger level. - 2. The IIR receive data available indication also occurs when the FIFO trigger level is reached, and like the interrupt, it is cleared when the FIFO drops below the trigger level. - 3. The receiver line status interrupt (IIR = 06) has higher priority than the received data available (IIR = 04) interrupt. - 4. The data ready bit (LSR0) is set when a character is transferred from the shift register to the receiver FIFO. It is cleared when the FIFO is empty. SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PRINCIPLES OF OPERATION #### FIFO interrupt mode operation (continued) When the receiver FIFO and receiver interrupts are enabled: - 1. FIFO time-out interrupt occurs if the following conditions exist: - a. At least one character is in the FIFO. - b. The most recent serial character was received more than four continuous character times ago (if two stop bits are programmed, the second one is included in this time delay). - c. The most recent microprocessor read of the FIFO has occurred more than four continuous character times before. This causes a maximum character received command to interrupt an issued delay of 160 ms at a 300 baud rate with a 12-bit character. - 2. Character times are calculated by using the RCLK input for a clock signal (makes the delay proportional to the baud rate). - 3. When a time-out interrupt has occurred, it is cleared and the timer is cleared when the microprocessor reads one character from the receiver FIFO. - 4. When a time-out interrupt has not occurred, the time-out timer is cleared after a new character is received or after the microprocessor reads the receiver FIFO. When the transmitter FIFO and THRE interrupt are enabled (FCR0 = 1, IER1 = 1), transmit interrupts occur as follows: - 1. The transmitter holding register interrupt [IIR (3-0)=2] occurs when the transmit FIFO is empty. It is cleared [IIR (3-0)=1] when the THR is written to (1 to 16 characters may be written to the transmit FIFO while servicing this interrupt) or the IIR is read. - 2. The transmitter FIFO empty indicator (LSR5 (THRE) = 1) is delayed one character time minus the last stop bit time when there have not been at least two bytes in the transmitter FIFO at the same time since the last time that THRE = 1. The first transmitter interrupt after changing FCR0 is immediate if it is enabled. Character time-out and receiver FIFO trigger level interrupts have the same priority as the current received-data-available interrupt; transmit FIFO empty has the same priority as the current THRE interrupt. #### FIFO polled mode operation With FCR0 = 1 (transmitter and receiver FIFOs enabled), clearing IER0, IER1, IER2, IER3, or all four to 0 puts the ACE in the FIFO polled mode of operation. Since the receiver and transmitter are controlled separately, either one or both can be in the polled mode of operation. In this mode, the user program checks receiver and transmitter status using the LSR. As stated previously: - LSR0 is set as long as there is one byte in the receiver FIFO. - LSR1 LSR4 specify which error(s) have occurred. Character error status is handled the same way as when in the interrupt mode; the IIR is not affected since IER2 = 0. - LSR5 indicates when the THR is empty. - LSR6 indicates that both the THR and TSR are empty. - LSR7 indicates whether there are any errors in the receiver FIFO. There is no trigger level reached or time-out condition indicated in the FIFO polled mode. However, the receiver and transmitter FIFOs are still fully capable of holding characters. SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PRINCIPLES OF OPERATION #### interrupt enable register (IER) The IER enables each of the five types of interrupts (refer to Table 5) and enables INTRPT in response to an interrupt generation. The IER can also disable the interrupt system by clearing bits 0 through 3. The contents of this register are summarized in Table 3 and are described in the following bullets. - Bit 0: When set, this bit enables the received data available interrupt. - Bit 1: When set, this bit enables the THRE interrupt. - Bit 2: When set, this bit enables the receiver line status interrupt. - Bit 3: When set, this bit enables the modem status interrupt. - Bits 4 through 7: These bits are not used (always cleared). #### interrupt identification register (IIR) The ACE has an on-chip interrupt generation and prioritization capability that permits a flexible interface with most popular microprocessors. The ACE provides four prioritized levels of interrupts: - Priority 1 Receiver line status (highest priority) - Priority 2 Receiver data ready or receiver character time-out - Priority 3 Transmitter holding register empty - Priority 4 Modem status (lowest priority) When an interrupt is generated, the IIR indicates that an interrupt is pending and encodes the type of interrupt in its three least significant bits (bits 0, 1, and 2). The contents of this register are summarized in Table 3 and described in Table 5. Detail on each bit is as follows: - Bit 0: This bit is used either in a hardwire prioritized or polled interrupt system. When bit 0 is cleared, an interrupt is pending If bit 0 is set, no interrupt is pending. - Bits 1 and 2: These two bits identify the highest priority interrupt pending as indicated in Table 3 - Bit 3: This bit is always cleared in TL16C450 mode. In FIFO mode, bit 3 is set with bit 2 to indicate that a time-out interrupt is pending. - Bits 4 and 5: These two bits are not used (always cleared). - Bits 6 and 7: These bits are always cleared in TL16C450 mode. They are set when bit 0 of the FIFO control register is set. SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PRINCIPLES OF OPERATION #### interrupt identification register (IIR) (continued) **Table 5. Interrupt Control Functions** | IDENT | INTERRUPT IDENTIFICATION REGISTER | | ISTER | PRIORITY<br>LEVEL | INTERRUPT TYPE | INTERRUPT SOURCE | INTERRUPT RESET | | |-------|-----------------------------------|-------|-------|-------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--| | BIT 3 | BIT 2 | BIT 1 | BIT 0 | LLVLL | | | METHOD | | | 0 | 0 | 0 | 1 | None | None | None | None | | | 0 | 1 | 1 | 0 | 1 | Receiver line status | Overrun error, parity error, framing error, or break interrupt | Read the line status register | | | 0 | 1 | 0 | 0 | 2 | Received data available | Receiver data available in the TL16C450 mode or trigger level reached in the FIFO mode | Read the receiver buffer register | | | 1 | 1 | 0 | 0 | 2 | Character time-out indication | No characters have been<br>removed from or input to the<br>receiver FIFO during the last four<br>character times, and there is at<br>least one character in it during<br>this time | Read the receiver buffer register | | | 0 | 0 | 1 | 0 | 3 | Transmitter holding register empty | Transmitter holding register empty | Read the interrupt identification register (if source of interrupt) or writing into the transmitter holding register | | | 0 | 0 | 0 | 0 | 4 | Modem status | Clear to send, data set ready, ring indicator, or data carrier detect | Read the modem status register | | #### line control register (LCR) The system programmer controls the format of the asynchronous data communication exchange through the LCR. In addition, the programmer is able to retrieve, inspect, and modify the contents of the LCR; this eliminates the need for separate storage of the line characteristics in system memory. The contents of this register are summarized in Table 3 and described in the following bulleted list. Bits 0 and 1: These two bits specify the number of bits in each transmitted or received serial character. These bits are encoded as shown in Table 6. **Table 6. Serial Character Word Length** | BIT 1 | BIT 0 | WORD LENGTH | |-------|-------|-------------| | 0 | 0 | 5 bits | | 0 | 1 | 6 bits | | 1 | 0 | 7 bits | | 1 | 1 | 8 bits | Bit 2: This bit specifies either one, one and one-half, or two stop bits in each transmitted character. When bit 2 is cleared, one stop bit is generated in the data. When bit 2 is set, the number of stop bits generated is dependent on the word length selected with bits 0 and 1. The receiver clocks only the first stop bit regardless of the number of stop bits selected. The number of stop bits generated in relation to word length and bit 2 are shown in Table 7. SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PRINCIPLES OF OPERATION #### line control register (LCR) (continued) Table 7. Number of Stop Bits Generated | BIT 2 | WORD LENGTH SELECTED<br>BY BITS 1 AND 2 | NUMBER OF STOP<br>BITS GENERATED | |-------|-----------------------------------------|----------------------------------| | 0 | Any word length | 1 | | 1 | 5 bits | 1 1/2 | | 1 | 6 bits | 2 | | 1 | 7 bits | 2 | | 1 | 8 bits | 2 | - Bit 3: This bit is the parity enable bit. When bit 3 is set, a parity bit is generated in transmitted data between the last data word bit and the first stop bit. In received data, if bit 3 is set, parity is checked. When bit 3 is cleared, no parity is generated or checked. - Bit 4: This bit is the even parity select bit. When parity is enabled (bit 3 is set) and bit 4 is set even parity (an even number of logic 1s in the data and parity bits) is selected. When parity is enabled and bit 4 is cleared, odd parity (an odd number of logic 1s) is selected. - Bit 5: This bit is the stick parity bit. When bits 3, 4, and 5 are set, the parity bit is transmitted and checked as cleared. When bits 3 and 5 are set and bit 4 is cleared, the parity bit is transmitted and checked as set. If bit 5 is cleared, stick parity is disabled. - Bit 6: This bit is the break control bit. Bit 6 is set to force a break condition; i.e., a condition where SOUT is forced to the spacing (cleared) state. When bit 6 is cleared, the break condition is disabled and has no affect on the transmitter logic; it only effects SOUT. - Bit 7: This bit is the divisor latch access bit (DLAB). Bit 7 must be set to access the divisor latches of the baud generator during a read or write. Bit 7 must be cleared during a read or write to access the receiver buffer, the THR, or the IER. #### line status register (LSR)† The LSR provides information to the CPU concerning the status of data transfers. The contents of this register are summarized in Table 3 and described in the following bulleted list. - Bit 0: This bit is the data ready (DR) indicator for the receiver. DR is set whenever a complete incoming character has been received and transferred into the RBR or the FIFO. DR is cleared by reading all of the data in the RBR or the FIFO. - Bit 1<sup>‡</sup>: This bit is the overrun error (OE) indicator. When OE is set, it indicates that before the character in the RBR was read, it was overwritten by the next character transferred into the register. OE is cleared every time the CPU reads the contents of the LSR. If the FIFO mode data continues to fill the FIFO beyond the trigger level, an overrun error occurs only after the FIFO is full and the next character has been completely received in the shift register. An overrun error is indicated to the CPU as soon as it happens. The character in the shift register is overwritten, but it is not transferred to the FIFO. <sup>†</sup> The line status register is intended for read operations only; writing to this register is not recommended outside of a factory testing environment. ‡ Bits 1 through 4 are the error conditions that produce a receiver line status interrupt. SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PRINCIPLES OF OPERATION ### line status register (LSR) (continued)† - Bit 2‡: This bit is the parity error (PE) indicator. When PE is set, it indicates that the parity of the received data character does not match the parity selected in the LCR (bit 4). PE is cleared every time the CPU reads the contents of the LSR. In the FIFO mode, this error is associated with the particular character in the FIFO to which it applies. This error is revealed to the CPU when its associated character is at the top of the FIFO. - Bit 3‡: This bit is the framing error (FE) indicator. When FE is set, it indicates that the received character did not have a valid (set) stop bit. FE is cleared every time the CPU reads the contents of the LSR. In the FIFO mode, this error is associated with the particular character in the FIFO to which it applies. This error is revealed to the CPU when its associated character is at the top of the FIFO. The ACE tries to resynchronize after a framing error. To accomplish this, it is assumed that the framing error is due to the next start bit. The ACE samples this start bit twice and then accepts the input data. - Bit 4‡: This bit is the break interrupt (BI) indicator. When BI is set, it indicates that the received data input was held low for longer than a full-word transmission time. A full-word transmission time is defined as the total time to transmit the start, data, parity, and stop bits. BI is cleared every time the CPU reads the contents of the LSR. In the FIFO mode, this error is associated with the particular character in the FIFO to which it applies. This error is revealed to the CPU when its associated character is at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character transfer is enabled after SIN goes to the marking state for at least two RCLK samples and then receives the next valid start bit. - Bit 5: This bit is the THRE indicator. THRE is set when the THR is empty, indicating that the ACE is ready to accept a new character. If the THRE interrupt is enabled when THRE is set, an interrupt is generated. THRE is set when the contents of the THR are transferred to the TSR. THRE is cleared concurrent with the loading of the THR by the CPU. In the FIFO mode, THRE is set when the transmit FIFO is empty; it is cleared when at least one byte is written to the transmit FIFO. - Bit 6: This bit is the transmitter empty (TEMT) indicator. TEMT bit is set when the THR and the TSR are both empty. When either the THR or the TSR contains a data character, TEMT is cleared. In the FIFO mode, TEMT is set when the transmitter FIFO and shift register are both empty. - Bit 7: In the TL16C550C mode, this bit is always cleared. In the TL16C450 mode, this bit is always cleared. In the FIFO mode, LSR7 is set when there is at least one parity, framing, or break error in the FIFO. It is cleared when the microprocessor reads the LSR and there are no subsequent errors in the FIFO. #### modem control register (MCR) The MCR is an 8-bit register that controls an interface with a modem, data set, or peripheral device that is emulating a modem. The contents of this register are summarized in Table 3 and are described in the following bulleted list. - Bit 0: This bit (DTR) controls the DTR output. - Bit 1: This bit (RTS) controls the RTS output. - Bit 2: This bit (OUT1) controls OUT1, a user-designated output signal. - Bit 3: This bit (OUT2) controls OUT2, a user-designated output signal. When any of bits 0 through 3 are set, the associated output is forced low. When any of these bits are cleared, the associated output is forced high. <sup>†</sup> The line status register is intended for read operations only; writing to this register is not recommended outside of a factory testing environment. ‡ Bits 1 through 4 are the error conditions that produce a receiver line status interrupt. SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PRINCIPLES OF OPERATION #### modem control register (MCR) (continued) - Bit 4: This bit (LOOP) provides a local loop back feature for diagnostic testing of the ACE. When LOOP is set, the following occurs: - The transmitter SOUT is set high. - The receiver SIN is disconnected. - The output of the TSR is looped back into the receiver shift register input. - The four modem control inputs (CTS, DSR, DCD, and RI) are disconnected. - The four modem control outputs (DTR, RTS, OUT1, and OUT2) are internally connected to the four modem control inputs. - The four modem control outputs are forced to the inactive (high) levels. - Bit 5: This bit (AFE) is the autoflow control enable. When set, the autoflow control as described in the detailed description is enabled. In the diagnostic mode, data that is transmitted is immediately received. This allows the processor to verify the transmit and receive data paths to the ACE. The receiver and transmitter interrupts are fully operational. The modem control interrupts are also operational, but the modem control interrupt's sources are now the lower four bits of the MCR instead of the four modem control inputs. All interrupts are still controlled by the IER. The ACE flow can be configured by programming bits 1 and 5 of the MCR as shown in Table 8. | MCR BIT 5<br>(AFE) | MCR BIT 1<br>(RTS) | ACE FLOW CONFIGURATION | |--------------------|--------------------|----------------------------------------------------------| | 1 | 1 | Auto-RTS and auto-CTS enabled (autoflow control enabled) | | 1 | 0 | Auto-CTS only enabled | | 0 | Х | Auto-RTS and auto-CTS disabled | **Table 8. ACE Flow Configuration** #### modem status register (MSR) The MSR is an 8-bit register that provides information about the current state of the control lines from the modem, data set, or peripheral device to the CPU. Additionally, four bits of this register provide change information; when a control input from the modem changes state, the appropriate bit is set. All four bits are cleared when the CPU reads the MSR. The contents of this register are summarized in Table 3 and are described in the following bulleted list. - Bit 0: This bit is the change in clear-to-send (ΔCTS) indicator. ΔCTS indicates that the CTS input has changed state since the last time it was read by the CPU. When ΔCTS is set (autoflow control is not enabled and the modern status interrupt is enabled), a modern status interrupt is generated. When autoflow control is enabled (ΔCTS is cleared), no interrupt is generated. - Bit 1: This bit is the change in data set ready (ΔDSR) indicator. ΔDSR indicates that the DSR input has changed state since the last time it was read by the CPU. When ΔDSR is set and the modem status interrupt is enabled, a modem status interrupt is generated. - Bit 2: This bit is the trailing edge of the ring indicator (TERI) detector. TERI indicates that the RI input to the chip has changed from a low to a high level. When TERI is set and the modern status interrupt is enabled, a modern status interrupt is generated. SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PRINCIPLES OF OPERATION #### modem status register (MSR) (continued) - Bit 3: This bit is the change in data carrier detect (ΔDCD) indicator. ΔDCD indicates that the DCD input to the chip has changed state since the last time it was read by the CPU. When ΔDCD is set and the modem status interrupt is enabled, a modem status interrupt is generated. - Bit 4: This bit is the complement of the clear-to-send (CTS) input. When the ACE is in the diagnostic test mode (LOOP [MCR4] = 1), this bit is equal to the MCR bit 1 (RTS). - Bit 5: This bit is the complement of the data set ready (DSR) input. When the ACE is in the diagnostic test mode (LOOP [MCR4] = 1), this bit is equal to the MCR bit 0 (DTR). - Bit 6: This bit is the complement of the ring indicator ( $\overline{R}$ I) input. When the ACE is in the diagnostic test mode (LOOP [MCR4] = 1), this bit is equal to the MCR bit 2 (OUT1). - Bit 7: This bit is the complement of the data carrier detect (\overline{DCD}) input. When the ACE is in the diagnostic test mode (LOOP [MCR4] = 1), this bit is equal to the MCR bit 3 (OUT2). #### programmable baud generator The ACE contains a programmable baud generator that takes a clock input in the range between dc and 16 MHz and divides it by a divisor in the range between 1 and $(2^{16}-1)$ . The output frequency of the baud generator is sixteen times $(16\times)$ the baud rate. The formula for the divisor is: divisor = XIN frequency input ÷ (desired baud rate × 16) Two 8-bit registers, called divisor latches, store the divisor in a 16-bit binary format. These divisor latches must be loaded during initialization of the ACE in order to ensure desired operation of the baud generator. When either of the divisor latches is loaded, a 16-bit baud counter is also loaded to prevent long counts on initial load. Tables 9 and 10 illustrate the use of the baud generator with crystal frequencies of 1.8432 MHz and 3.072 MHz respectively. For baud rates of 38.4 kbits/s and below, the error obtained is very small. The accuracy of the selected baud rate is dependent on the selected crystal frequency (refer to Figure 23 for examples of typical clock circuits). SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PRINCIPLES OF OPERATION ## programmable baud generator (continued) Table 9. Baud Rates Using a 1.8432-MHz Crystal | DESIRED<br>BAUD RATE | DIVISOR USED<br>TO GENERATE<br>16×CLOCK | PERCENT ERROR<br>DIFFERENCE BETWEEN<br>DESIRED AND ACTUAL | |----------------------|-----------------------------------------|-----------------------------------------------------------| | 50 | 2304 | | | 75 | 1536 | | | 110 | 1047 | 0.026 | | 134.5 | 857 | 0.058 | | 150 | 768 | | | 300 | 384 | | | 600 | 192 | | | 1200 | 96 | | | 1800 | 64 | | | 2000 | 58 | 0.69 | | 2400 | 48 | | | 3600 | 32 | | | 4800 | 24 | | | 7200 | 16 | | | 9600 | 12 | | | 19200 | 6 | | | 38400 | 3 | | | 56000 | 2 | 2.86 | Table 10. Baud Rates Using a 3.072-MHz Crystal | DESIRED<br>BAUD RATE | DIVISOR USED<br>TO GENERATE<br>16 × CLOCK | PERCENT ERROR DIFFERENCE BETWEEN DESIRED AND ACTUAL | |----------------------|-------------------------------------------|-----------------------------------------------------| | 50 | 3840 | | | 75 | 2560 | | | 110 | 1745 | 0.026 | | 134.5 | 1428 | 0.034 | | 150 | 1280 | | | 300 | 640 | | | 600 | 320 | | | 1200 | 160 | | | 1800 | 107 | 0.312 | | 2000 | 96 | | | 2400 | 80 | | | 3600 | 53 | 0.628 | | 4800 | 40 | | | 7200 | 27 | 1.23 | | 9600 | 20 | | | 19200 | 10 | | | 38400 | 5 | | SLLS177E - MARCH 1994 - REVISED APRIL1998 #### PRINCIPLES OF OPERATION #### programmable baud generator (continued) #### TYPICAL CRYSTAL OSCILLATOR NETWORK | CRYSTAL | R <sub>P</sub> | RX2 | C1 | C2 | |------------|----------------|--------|----------|----------| | 3.072 MHz | 1 ΜΩ | 1.5 kΩ | 10-30 pF | 40-60 pF | | 1.8432 MHz | 1 ΜΩ | 1.5 kΩ | 10-30 pF | 40-60 pF | Figure 23. Typical Clock Circuits #### receiver buffer register (RBR) The ACE receiver section consists of a receiver shift register (RSR) and a RBR. The RBR is actually a 16-byte FIFO. Timing is supplied by the 16× receiver clock (RCLK). Receiver section control is a function of the ACE line control register. The ACE RSR receives serial data from SIN. The RSR then concatenates the data and moves it into the RBR FIFO. In the TL16C450 mode, when a character is placed in the RBR and the received data available interrupt is enabled (IER0 = 1), an interrupt is generated. This interrupt is cleared when the data is read out of the RBR. In the FIFO mode, the interrupts are generated based on the control setup in the FIFO control register. #### scratch register The scratch register is an 8-bit register that is intended for the programmer's use as a scratchpad in the sense that it temporarily holds the programmer's data without affecting any other ACE operation. #### transmitter holding register (THR) The ACE transmitter section consists of a THR and a transmitter shift register (TSR). The THR is actually a 16-byte FIFO. Timing is supplied by BAUDOUT. Transmitter section control is a function of the ACE line control register. The ACE THR receives data off the internal data bus and when the shift register is idle, moves it into the TSR. The TSR serializes the data and outputs it at SOUT. In the TL16C450 mode, if the THR is empty and the transmitter holding register empty (THRE) interrupt is enabled (IER1 = 1), an interrupt is generated. This interrupt is cleared when a character is loaded into the register. In the FIFO mode, the interrupts are generated based on the control setup in the FIFO control register. SLLS177E - MARCH 1994 - REVISED APRIL1998 #### **MECHANICAL DATA** #### FN (S-PQCC-J\*\*) 20 PIN SHOWN #### **PLASTIC J-LEADED CHIP CARRIER** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Falls within JEDEC MS-018 SLLS177E - MARCH 1994 - REVISED APRIL1998 #### **MECHANICAL DATA** #### N (R-PDIP-T\*\*) #### PLASTIC DUAL-IN-LINE PACKAGE 24 PIN SHOWN NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Falls within JEDEC MS-011 D. Falls within JEDEC MS-015 (32 pin only) SLLS177E - MARCH 1994 - REVISED APRIL1998 #### **MECHANICAL DATA** ### PFB (S-PQFP-G48) #### **PLASTIC QUAD FLATPACK** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Falls within JEDEC MS-026 SLLS177E - MARCH 1994 - REVISED APRIL1998 #### **MECHANICAL DATA** #### PT (S-PQFP-G48) #### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-026 - D. This may also be a thermally enhanced plastic package with leads conected to the die pads. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated