## ST7282A5 - ST7282B5 ## **ROM FROM EPROM** PRELIMINARY DATASHEET - ST72-Core - Controller/Driver for max. $20 \times 16$ , $28 \times 8$ or $32 \times 4$ - LCD segments (ST7LCD4) - 56 bytes LCD-RAM - 864 bytes data RAM - 512 bytes EEPROM (eep2a) - 32Kbytes program ROM - 24 digital I/O (ST7 IO3) with pull up, interrupt input, analog input, push-pull/ open drain output - 36 LCD/IO combi pins (ST7 LCIO1) with pull-up, interrupt input, push-pull, open drain output, LCD output - 16 bit reload timer (ST7TIM4) - Watchdog Timer (ST7 WD2) - 8 bit synchronous serial I/O (ST7SIO) - 8 bit A/D Converter (ST7ADC2) - RDS Demodulator (ST7 RDS BD) - Group & Block Sync Module for RDS (ST7 RDS GB) - RDS filter (ST7 RDS FI) - LCD Synchro IN / Out - System Frequency 8.55 MHz Family Issuer Ref. Chrono March 26, 1997 Previous Ref Edition ST7 PG-RO 97115 7282A5B5 SGS-THOMSON MICROELECTRONICS Target C ## 1 GENERAL DESCRIPTION Figure 1. Block Diagram | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | r G-NO | 7282A5B5 | MICROELECTRONICS | Page | 2/23 | #### 1.1 Quick Reference The ST7282A5/B5 is a 32K ROM version of the ST72 family, using the ST72CORE and N-Well technology. It is derived from EPROM M4 version replacing EPROM by ROM. Two different commercial products are supported by this device: ST7282A5 (no LCD driver) functionnality described in specification SD70KL1618 ed. F) and ST7282B5 (LCD driver) functionnality described in specification 96096 ed. B). It contains an LCD controller/driver with 20 segment and 16 backplane outputs able to drive up to 20 x 16 = 320 segments. The LCD control logic reads automatically data from the LCD-RAM independently from the ST7282 B5. Further it contains up to 62 I/O pins, 24 of them can be used as analog inputs to the 8 bit analog-digital converter. Each digital I/O pin can individually be defined by software to work in one of the following modes: open-drain output, push pull output, input, input with pull-up (23 pins only) or inter- rupt input with pull up (23 pins only). 3 of the digital I/O pins serve as interface to the SIO. On pin PA4 the pull-up resistor is desactivated. Port pins PD, PE, PF, PG and PH are multiplexed with LCD Segment and backplane pins. A 512 byte EEPROM for non volatile storage of data is available. The programming voltage for that device is generated on chip without external components. So no extra supply is necessary. 16 bytes are protected against external readout. One interrupt vector is connected to the I/O ports. Five more interrupt vectors are available for the timer, the ADC, the serial I/O interface and the Group & Block Sync module (2). The watchdog can be set by the user in 64 increments from 2.8msec to 182msec ( $f_{\rm OSC}$ = 8.55 MHz ). A synchronous 8 bit serial interface for serial data IN/OUT is also implemented. RDS signals can be decoded with the help of RDS filter, RDS demodulator and Group & Block Sync module. #### 1.2 Parameters The values below substitute the corresponding values in the specifications of dedicated functions. #### 1.2.1 Absolute maximum ratings | Supply voltage | ( V <sub>DD</sub> - V <sub>SS</sub> ) | -0.3 +7V | |------------------------|---------------------------------------|----------------------------------------------| | Input voltage* | V <sub>IN</sub> | V <sub>SS</sub> -0.3VV <sub>DD</sub> +0.3V | | Output voltage* | V <sub>OUT</sub> | V <sub>SS</sub> -0.3V V <sub>DD</sub> +0.3V | | Input current | I <sub>in</sub> | -10 +10mA | | Output current* | I <sub>OUT</sub> | -10 + 10mA | | Power dissipation | $P_{D}$ | tbd | | Storage temperature | T <sub>stq</sub> | -55 +125°C | | Operation temperature | T <sub>amb</sub> | -40 +85°C | | Display voltage | (V <sub>LCD</sub> - V <sub>SS</sub> ) | V <sub>DD</sub> 7V | | Output voltage Seg+COM | V <sub>OUT</sub> | V <sub>SS</sub> -0.3V V <sub>LCD</sub> +0.3V | | ESD | ESD | 2500V | | LU susceptibility | LU | V <sub>DDA</sub> , Pin 52 - Class C | #### 1.2.2 Recommended operating conditions | Supply voltage | (V <sub>DD</sub> - V <sub>SS</sub> ) | 4.5 5.5V | |--------------------------|--------------------------------------------------------------|----------| | Supply votage difference | $(V_{DD}, V_{DDP}, V_{DDA})$<br>$(V_{SS}, V_{SSP}, V_{SSA})$ | 50mV | The maximum accumulated current of all I/O pins should not exceed 40 mA for $V_{\text{DDP}}$ and 40 mA for $V_{\text{SSP}}$ . <sup>\*\*</sup> MIL 883B Mode, 100pF through 1.5k | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | FG-10 | 7282A5B5 | MICROELECTRONICS | Page | 3/23 | <sup>\*</sup> except LCD pins ## 1.2.3 Electrical Characteristics The values given in the specifications of dedicated functions are generally not applicable for chips. Therefore, only the limits listed below are valid for the product. T = -40 ... +85°C, $V_{DD}$ - $V_{SS}$ = 5V unless otherwise specified. | PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNIT | |----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------|---------------------------------------------|------------------------------| | Supply voltage | $V_{DD}$ | | 4.5 | - | 5.5 | V | | Supply current Run Mode | I <sub>DD</sub> | f <sub>OSC</sub> =8.55MHz<br>no output load | - | 10 | 20 | mA | | Supply current Wait Mode | I <sub>DD</sub> | f <sub>OSC</sub> =8.55MHz<br>WD, Timer, LCD active | - | 3 | 5 | mA | | Supply current slow wait mode | I <sub>DD</sub> | no output load | - | 0.7 | 2 | mA | | Supply current halt mode | I <sub>DD</sub> | no output load | - | - | 100 | μA | | Supply current Reset Mode | I <sub>DD</sub> | V <sub>RESET</sub> =V <sub>SS</sub><br>f=8.55MHz | - | 10 | 15 | mA | | Display voltage | $V_{LCD}$ | | $V_{DD}$ | - | 7 | V | | Supply voltage differences (V <sub>DD</sub> , V <sub>DDP</sub> , V <sub>DDA</sub> ) (V <sub>SS</sub> , V <sub>SSP</sub> , V <sub>SSA</sub> ) | V <sub>D</sub> | | - | - | 50 | mV | | OSCILLATOR: Input/output cap Cin, Cout Oscillation frequency 1) Built up time 2) | fosc<br>t <sub>BU</sub> | $V_{DD} = 4.5V$ $V_{DD} = 5.0V$ $C_1 = C_2 = 22pF$ | 8.55<br>- | 8.55<br>8 | 9.00<br>8.55<br>20 | pF<br>MHz<br>ms | | RESET: Input current <sup>3)</sup> Input current <sup>4)</sup> Input current <sup>5)</sup> Input voltage high Input voltage low | -I <sub>R</sub><br>I <sub>R</sub><br>I <sub>R</sub><br>V <sub>R</sub><br>V <sub>R</sub> | Crystal V <sub>R</sub> =V <sub>SS</sub> V <sub>R</sub> =V <sub>DD</sub> V <sub>R</sub> =V <sub>DD</sub> | -<br>-<br>-<br>0.7V <sub>DD</sub> | +50<br>+10<br>-<br>-<br>- | +100<br>+20<br>1<br>-<br>0.2V <sub>DD</sub> | μΑ<br>μΑ<br>mA<br>V<br>V | | POWER-ON RESET Supply rise time Supply recovery time <sup>6)</sup> Trigger level on Trigger level off | t <sub>r</sub><br>t <sub>rec</sub><br>V <sub>tlon</sub><br>V <sub>tloff</sub> | 10%-90% | .01<br>10<br>1.4<br>- | -<br>-<br> | 10<br>-<br>-<br>3 | ms<br>ms<br>V<br>V | | RDS FILTER: Center frequency 3dB Bandwith Gain Attenuation | fc<br>BW<br>G<br>A | $V_{in} = 3\text{mV}_{RMS}$ $57 \text{ KHz}, V_{in} = 3\text{mV}_{RMS}$ $\Delta f = \pm 4 \text{ KHz}$ $f = 38 \text{ KHz}$ $f = 67 \text{ KHz}$ | 56.5<br>2.5<br>18<br>18<br>50 | 57<br>3<br>20<br>22<br>80<br>50 | 57.5<br>3.5<br>22<br>-<br>- | KHz<br>KHz<br>dB<br>dB<br>dB | | Input impedance | R <sub>I</sub> | | 100 | 160 | 200 | ΚΩ | | Load impedance MPX input signal | R <sub>L</sub><br>V <sub>IN</sub> | | 1<br>170 | -<br>250 | -<br>600 | $^{M\Omega}$ $^{mV}_{RMS}$ | | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | PG-RO | 7282A5B5 | MICROELECTRONICS | Page | 4/23 | | I/O PORTS: | PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------|---------------------------------------------|--------------------|------|--------------------|-------| | Input leakage current Input leakage current Input voltage high Input voltage high Input voltage high ViH vol | | | | | | | | | Input leakage current Input voltage high VIH VIH Leading edge 0.7VpD - 0.2VpD V V V V V V V V V | | | | | | | | | Input voltage high Input voltage low VIH VIL Input voltage low VIH VIL Input voltage low VIH VIL Input voltage low VIH In | Input leakage current <sup>7)</sup> | | | - | - | | | | Input voltage low | Input leakage current | Iн | | - | - | 10 | 1 | | Output voltage high<br>(PA,PB,PC) V <sub>OH</sub><br>VOH I=5MA, V <sub>DD</sub> =4.5V<br>I=1.0mA, V <sub>DD</sub> =4.5V<br>I=1.0mA, V <sub>DD</sub> =4.5V<br>I=2.5mA, =4.5V<br>I=1.6mA, | Input voltage high | $V_{IH}$ | | 0.7V <sub>DD</sub> | - | - | V | | (PA,PB,PC) | Input voltage low | $V_{IL}$ | | - | - | 0.2V <sub>DD</sub> | V | | Output voltage high<br>(PD, PE, PF, PG, PH) VOH<br>VOH I=2.5mA, VDD=4.5V<br>I=0.5mA, VDD=4.5V 3.0 - - - V Output voltage low<br>(PA, PB, PC, PD, PE, PF, PG, PH) VOL I=-5mA, VDD=4.5V - - 1.0 V Output voltage slope<br>Output current slope<br>Noise amplitude dV <sub>O</sub> /dt<br>dI <sub>O</sub> /dt<br>V <sub>N</sub> C <sub>L</sub> =50PF<br>20MHz-250MHz - 0.25 - V/ns Pullup Resistor Current I RPU Va1 f <sub>OSC</sub> =8.55MHz - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - <t< td=""><td>Output voltage high</td><td></td><td></td><td>3.0</td><td>-</td><td>-</td><td>V</td></t<> | Output voltage high | | | 3.0 | - | - | V | | PD, PE, PF, PG, PH Output voltage low (PA, PB, PC, PD, PE, PF, PG, PH) Output voltage slow (PA, PB, PC, PD, PE, PF, PG, PH) Output voltage slope | (PA,PB,PC) | V <sub>OH</sub> | | 4.1 | - | - | V | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Output voltage high | V <sub>OH</sub> | I=2.5mA, V <sub>DD</sub> =4.5V | 3.0 | - | - | V | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | (PD, PE, PF, PG, PH) | V <sub>OH</sub> | I=0.5mA, V <sub>DD</sub> =4.5V | 4.1 | - | - | V | | PH) Output voltage slope $dV_O/dt$ $C_L=50pF$ - $0.25$ - $V/ns$ Output current slope $dI_O/dt$ $C_L=50pF$ - $2.5$ - $mA/ns$ Noise amplitude $V_N$ $20MHz-250MHz$ - $100$ - $\mu V$ $V_{IN}=V_{SS}$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ - $-$ | Output voltage low | $V_{OL}$ | I=-5mA, V <sub>DD</sub> =4.5V | - | - | 1.0 | V | | Output current slope Noise amplitude $V_N$ | | V <sub>OL</sub> | I=-1.6mA, V <sub>DD</sub> =4.5V | - | - | 0.4 | V | | Noise amplitude $\begin{array}{c} V_N \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\$ | Output voltage slope | dV <sub>O</sub> /dt | C <sub>I</sub> =50pF | - | 0.25 | - | V/ns | | Noise amplitude $\begin{array}{c} V_N \\ V_{IN} = V_{SS} \\ \end{array} \begin{array}{c} - \\ - \\ - \\ \end{array} \begin{array}{c} - \\ \end{array} \begin{array}{c} - \\ - \\ - \\ \end{array} \begin{array}{c} - \\ - \\ - \\ \end{array} \begin{array}{c} - \\ - \\ - \\ - \\ \end{array} \begin{array}{c} - \\ - \\ - \\ - \\ \end{array} \begin{array}{c} - \\ - \\ - \\ - \\ - \\ - \\ - \\ - \\ - \\ - $ | Output current slope | dl <sub>O</sub> /dt | C <sub>I</sub> =50pF | - | 2.5 | - | mA/ns | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Noise amplitude | _ | | _ | 100 | - | μV | | Pullup Resistor Current $I_{RPU}$ $ 50$ $ \mu A$ $ -$ | | | $V_{IN}=V_{SS}$ | _ | _ | - | - | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Pullup Resistor Current | I <sub>RPU</sub> | | - | 50 | - | μA | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | ADC: | | | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Resolution | V <sub>A1</sub> | f <sub>OSC</sub> =8.55MHz <sup>8)</sup> | | - | - | bit | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Total Error | | f <sub>OSC</sub> =8.55MHz <sup>8)</sup> | | - | <u>+</u> 2 | LSB | | Analog source impedance Osc. frequency range $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Conversion time | t <sub>con</sub> | f <sub>OSC</sub> =8.55MHz | | 34 | 35 | μs | | Osc. frequency range $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Input capacitance | | | | - | 5 | pF | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Analog source impedance | R <sub>VA</sub> | | | - | 30 | ΚΩ | | Frame frequency $f_F$ $f_{OSC}=8.55MHz$ $-$ 132 Hz DC offset voltage $^{9)}$ $V_{OS}$ $V_{LCD}=V_{DD}$ , no load $-$ 50 mV COM output voltage high $V_{OH}$ $I=50\mu A$ $-$ 0.5 V SEG output voltage low $V_{OL}$ $I=25\mu A$ $-$ 0.5 V SEG output voltage low $V_{OL}$ $I=25\mu A$ $-$ 0.5 V EEPROM: | Osc. frequency range | | | | 8.55 | - | MHz | | DC offset voltage $^9)$ $V_{OS}$ $V_{LCD}=V_{DD}$ , no load $-$ 50 mV COM output voltage high $V_{OH}$ $I=50\mu A$ $-$ 0.5 V SEG output voltage high $V_{OH}$ $I=25\mu A$ $-$ 0.5 V SEG output voltage low $V_{OL}$ $I=25\mu A$ $-$ 0.5 V EEPROM: | LCD DRIVER: | | | | | | | | COM output voltage high $V_{OH}$ I=50 $\mu$ A V COM output voltage low $V_{OL}$ I=50 $\mu$ A - 0.5 V SEG output voltage high $V_{OH}$ I=25 $\mu$ A V SEG output voltage low $V_{OL}$ I=25 $\mu$ A - 0.5 V EEPROM: | Frame frequency | f <sub>F</sub> | f <sub>OSC</sub> =8.55MHz | | - | 132 | Hz | | COM output voltage low $V_{OL}$ I=50μA - 0.5 V SEG output voltage high $V_{OH}$ I=25μA - - - V SEG output voltage low $V_{OL}$ I=25μA - 0.5 V EEPROM: - 0.5 V | DC offset voltage <sup>9)</sup> | Vos | V <sub>LCD</sub> =V <sub>DD</sub> , no load | | - | 50 | mV | | COM output voltage low $V_{OL}$ I=50μA - 0.5 V SEG output voltage high $V_{OH}$ I=25μA - - - V SEG output voltage low $V_{OL}$ I=25μA - 0.5 V EEPROM: - 0.5 V | COM output voltage high | V <sub>OH</sub> | I=50μA | | - | - | V | | SEG output voltage low V <sub>OL</sub> I=25μA - 0.5 V EEPROM: | COM output voltage low | | I=50μA | | - | 0.5 | V | | SEG output voltage low V <sub>OL</sub> I=25μA - 0.5 V EEPROM: | SEG output voltage high | V <sub>OH</sub> | I=25μA | | - | - | V | | | SEG output voltage low | | I=25μA | | - | 0.5 | V | | Write time t <sub>W</sub> V <sub>DD</sub> =4.5V - 10 ms | EEPROM: | | | | | | | | | Write time | t <sub>W</sub> | V <sub>DD</sub> =4.5V | | - | 10 | ms | - 1)Operation below 30 KHz Mis possible but requires increased supply current - 2)Time to build up the oscillation amplitude to 90% $V_{\mbox{\tiny DD}}$ - 3)Pull-up resistor - 4)WD not active - 5)WD generating a reset - 6)Period for which $V_{\text{DD}}$ has to be disconnected or at OV to allow internal reset function at next power up - 7)pull up off | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | F G-RO | 7282A5B5 | MICROELECTRONICS | Page | 5/23 | ## **ST7282A5 - ST7282B5 - ROM FROM EPROM** - 8) noise at $V_{\text{DD}}$ , $V_{\text{SS}}$ < 10 mV - 9)The DC offset voltage refers to all segment and common outputs. It is the difference between the measured voltage value and nominal voltage value for every voltage level. Rin of voltage meter must be > 10 $M\Omega$ . | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | FG-KO | 7282A5B5 | MICROELECTRONICS | Page | 6/23 | ## 1.3 ST7282A5/B5 ADDRESS MAPPING | ADDR. | USER | |---------|----------------------------| | \$0000 | Port A Data Reg. | | \$0001 | Port A Data Direction Reg. | | \$0002 | Port A Option Reg. | | \$0003 | Port A Pin status | | | | | \$0004 | Port B Data Reg. | | \$0005 | Port B Data Direction Reg. | | \$0006 | Port B Option Reg. | | \$0007 | Port B Pin status | | \$0008 | Port C Data Reg. | | \$0009 | Port C Data Direction Reg. | | \$000A | Port C Option Reg. | | \$000B | Port C Pin status | | \$000C | Port D Data Reg. | | \$000D | Port D Data Direction Reg. | | \$000E | Port D Option Reg. | | \$000F | Port D Pin status | | | | | \$0010 | ADC Control Reg. | | \$0011 | ADC Data Reg. | | \$0012 | Watchdog Reg. | | \$0013 | LCD Ctrl. 1 | | \$0014 | EECR1 | | \$0015 | EECR2 | | \$0016 | SIO Data Reg. | | \$0017 | SIO Interrupt Disable | | \$0018 | Timer Reg. 1 | | \$0019 | Timer Reg. 2 | | \$001A | Timer Reg. 3 | | \$001B | Timer Reg. 4 | | \$001C | Timer Reg. 5 | | \$001D) | (Not to be used ** | | ) | ( | | \$0023) | (from \$001D to \$0023 | | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | F G-RO | 7282A5B5 | MICROELECTRONICS | Page | 7/23 | | \$0024 | CRC Test Reg. (ST use) | |--------|----------------------------| | \$0025 | CRC Test Reg. (ST use) | | \$0026 | Misc. Reg. | | | 5 | | \$0027 | LCD Ctrl. 2 | | | | | \$0028 | reserved | | \$0029 | reserved | | | | | \$002A | Filter Reg. 1 | | \$002B | Filter Reg. 2 | | | - | | \$002C | RDS R0 | | \$002D | RDS R1 | | \$002E | RDS_R2 | | \$002E | reserved | | ψυυΖι | 16361760 | | | | | \$0030 | RDS_BD_H | | \$0031 | RDS_BD_L | | \$0032 | RDS_CORRP | | \$0033 | RDS_QU | | \$0034 | RDS_INT | | \$0035 | reserved | | \$0036 | reserved | | \$0037 | reserved | | | | | | | | \$0038 | reserved | | \$0039 | reserved | | \$003A | reserved | | \$003B | reserved | | \$003C | reserved | | \$003D | reserved | | \$003E | reserved | | \$003F | reserved | | | | | \$0040 | LCD RAM 8 Byte MUX8 | | | SEG7-0 = Byte 40 47 | | \$0047 | BP1 BP8 = Bit0 Bit7 | | φυυ41 | DE 1 DEO - DIW DIW | | \$0048 | LCD RAM 24 Byte MUX8,11,16 | | | SEG. 1 - 24 = Byte 48 5F | | \$005F | BP1 BP8 = Bit0 Bit7 | | φυσοι | ы г ыго – ыю ыи | | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | FG-10 | 7282A5B5 | MICROELECTRONICS | Page | 8/23 | | | • | |--------------------------------------|----------------------------------------------------------------------------------------------| | \$0060<br><br>\$0063 | LCD RAM 4 Byte Mux 4 Seg -8, -9, -10, -11 BP1 BP4 = Bit0 Bit3 | | \$0064<br>\$0065<br>\$0066<br>\$0067 | LCD RAM<br>not used<br>for display | | \$0068<br><br>\$007F | LCD RAM 24 Byte MUX 11, 16<br>SEG. 1-24 = Byte 68 7F<br>BP9 BP16 = Bit0 Bit7 | | \$0080<br><br>\$008F | reserved | | \$0090<br>\$0091<br>\$0092<br>\$0093 | Port E Data Register Port E Data Direction Register Port E Option Register Port E Pin Status | | \$0094<br>\$0095<br>\$0096<br>\$0097 | Port F Data Register Port F Data Direction Register Port F Option Register Port F Pin Status | | \$0098<br>\$0099<br>\$009A<br>\$009B | Port G Data Register Port G Data Direction Register Port G Option Register Port G Pin Status | | \$009C<br>\$009D<br>\$009E<br>\$009F | Port H Data Register Port H Data Direction Register Port H Option Register Port H Pin Status | | \$00A0<br><br>\$03FF | RAM 864 Stack = 300-3FF | | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | F G-RO | 7282A5B5 | MICROELECTRONICS | Page | 9/23 | | \$0400<br><br>\$0DFF | reserved | |----------------------|----------------------------| | \$0E00<br><br>\$0E0F | EEPROM read out protected | | \$0E10<br><br>\$0FFF | EEPROM 512 | | \$1000<br><br>\$1FFF | not available (test area) | | \$2000<br><br>\$7FFF | reserved | | \$8000<br><br>\$FFDF | ROM 32k | | \$FFE0<br><br>\$FFEF | reserved (ST Routram area) | | \$FFF0<br><br>\$FFFF | user vectors | <sup>&</sup>quot;Not to be used" is mandatory. Any access would modify the functionality. | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|---------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | F G-10 | 7282A5B5 | Y. MICROELECTRONICS | Page | 10/23 | ## 2 IMPLEMENTATION REMARKS OF THE DEDICATIONS In this chapter the options of the dedications, which are implemented are described. The dedications are described in detail in the target specs of the dedications. In case of discrepancies between this specification and the specs. of the dedications, this specification is valid. #### 2.1 Core #### 2.1.1 Oscillator The oscillator can be used with quartz or ceramic resonator. The pins OSCIN and OSCOUT permit connection to the on chip clock oscillator circuit. OSCIN is the input, OSCOUT the clock oscillator output. A quartz or a ceramic resonator can be connected to these pins. Two external ceramic capacitors of 22pF connect the oscillator pins to ground. Also an external system clock can be applied to the oscillator input OSCIN. #### 2.1.2 External reset input RESET Low level active external reset input with Schmitt-Trigger characteristic. A pull-up resistor of typically $300k\Omega$ ( $200k\Omega$ - $500k\Omega$ ) is integrated. This pin is resetting the I/O ports immediately without any need of a clock. #### 2.1.3 Stack The Stack is located at 3FFH and may go down to 300H. ## 2.1.4 Interrupts I1 is connected to IOPorts A ... H (start address FFFAH) I2 is connected to RDS GRP & BLK SYNC (block interrupt) ( start address FFF8H ) 13 is connected to SIO (start address FFF6H) 14 is connected to Timer ( start address FFF4H ) I5 is connected to ADC (start address FFF2H) I6 is connected to RDS GRP & BLK SYNC (bit interrupt) (start address FFF0H) If more then 1 input pin of a group, connected to the same interrupt, is selected as interrupt input with pullup, all selected inputs are "AND" connected. ## **WARNING:** Read modify write instructions may clear interrupt flags of dedications unintentionally if the interrupt flag is set after the read and before the write. Operations on control registers of dedications should be done with sufficient timing distance to interrupt events. #### 2.1.5 Miscellaneous register( 0026h ) Read/Write Reset Value: 0000 0000 ( 00h ) This register is a various 8-Bit register where only 3 bits are used for interrupt and slow mode. - b6 = INTP: Interrupt Positive allows to select the I1 line triggering mode in conjunction with INTN. It can only be modified when the I bit of the CCR is set. - b5 = INTN: Interrupt Negative allows to select the I1 line triggering mode in conjunction with INTP. It can only be modified when the I bit of the CCR is set. - b1 = SM: Slow Mode. Setting this bit to "1" enables Slow Mode, thus reducing power consumption. In this mode, an extra divider by 64 is added in the clock circuitry. In Halt Mode SM bit is automatically reset.Registers of all RDS-Modules should not be accessed during slow mode. | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | F G-10 | 7282A5B5 | MICROELECTRONICS | Page | 11/23 | | Figure 2 | 2. External | Interru | pt O | ptions | |----------|-------------|---------|------|--------| |----------|-------------|---------|------|--------| | INTP | INTN | I1 External Interrupt Options | |------|------|---------------------------------------| | 0 | 0 | Negative edge and Low level sensitive | | 0 | 1 | Negative edge only | | 1 | 0 | Positive edge only | | 1 | 1 | Positive and negative edge sensitive | #### 2.2 LCD controller/driver The LCD module contains an LCD controller/driver with 20 segment and 16 backplane outputs able to drive up to $20 \times 16 = 320$ segments. The LCD control logic reads automatically data from the LCD-RAM independently from the ST72 core. Two signals (LCF32K,LCSYNCHINOUT) can be activated on pins PC0, PC1 to connect a slave display chip for expanding the number of segments. To activate these pins as LCF32K, LCSYNCHINOUT, bit0 of register LCD Ctrl.2 (0027H) has to be set. During reset this bit is cleared. #### V<sub>I CD</sub> must never be below V<sub>DD</sub>. ## 2.2.1 Address mapping of the picture elements The LCD-RAM is located in the address region of the ST72 data space from address 40H - 7FH. The LCD forms a matrix of 20 segment lines (columns) and 16 backplane lines (rows). Each bit of the LCD-RAM is mapped to one dot of the LCD matrix according to fig. 1. If a bit is set, the corresponding LCD segment is switched on, if it is reset, the segment is switched off. After reset, the LCD-RAM is not initialized and contains arbitrary information. As the LCD control register is cleared, the LCD is completely switched off. In halt mode no clock for the LCD module is available from the main oscillator. The LCD module is switched off in halt mode. The input frequency of the LCD controller is f<sub>OSC</sub>/2 (4.275MHz). A 32kHz stand by oscillator is not available. Therefore the mode FEXT ( $C_5$ , $C_4$ , $C_3$ = 001) of LCD control register cannot be used. In any case a missing LCD clock (no oscillator active, broken crystal etc.) is detected by a clock supervisor circuit which switches all segment and common lines to ground to avoid destructive DC levels at the LCD. If the LCD clock is not missing but far too slow (e.g. due to incorrect setting of $C_5$ , $C_4$ , $C_3$ in LCD control register) the LCD is switched off periodically. This situation has to be avoided. A division factor of +256 is recommended for the prescaler ( $C_5$ , $C_4$ , $C_3$ = 110; $f_{OUT}$ = 16.699KHz). With this setting of the predevider, frame frequencies of 132.2Hz, 66.1Hz, 44.1Hz and 33.1Hz can be generated. The frequency out of the prescaler must not be below 15KHz in order not to switch off the display through the LCD oscillator supervisor. To activate segments and backplanes, data and option register bits of the corresponding combiport pins have to be set to 1. During reset data and option register bits of combiports are set to 1. | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | PG-RO | 7282A5B5 | MICROELECTRONICS | Page | 12/23 | ### 2.2.2 External Divider Chain The different display voltage levels are supplied by an external resistor chain as shown in fig. below. Two different configurations with five or four display voltage levels can be chosen. The resistors have to have a good matching within < 1% to avoid DC voltage levels on the liquid crystal device. DC levels trigger electrode reactions on the liquid crystal cell, deteriorating display quality rapidly. Figure 3. External Divider Chain $$R_1 = R_2 = R_3 = R_4 = R_5 = 1 \dots 200 \text{k}\Omega$$ $$C_1 = C_2 = C_3 = C_4 = 0.1 \dots 0.3 \mu F$$ | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | PG-NO | 7282A5B5 | Microelectronics | Page | 13/23 | ## 2.2.2.1 Working with 1/5 Bias Figure 4. Waveform on common and on segment output working with 1/5 Bias | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | FG-10 | 7282A5B5 | MICROELECTRONICS | Page | 14/23 | ## 2.2.2.2 Working with 1/4 Bias Depending on the selected display material, the operating mode and the display voltage $V_{LCD}$ , it is possible to reduce the LCD resistor chain to 4 resistors, and operate with the 1/4 bias method. If VLCD35 and VLCD25 are connected to the same voltage, the segment and backplane drivers will work in the same way as with 1/5 bias, but the resulting waveforms will look a bit different : Figure 5. Waveform on common and on segment output working with Bias 1/4 | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | F G-10 | 7282A5B5 | MICROELECTRONICS | Page | 15/23 | Figure 6. Address Mapping of the LCD-RAM MUX16 | BP1<br>BP2<br>BP3<br>BP4<br>BP5<br>BP6<br>BP7<br>BP8 | bit0<br>bit1<br>bit2<br>bit3<br>bit4<br>bit5<br>bit6 | 48 | 49 | <br>4F | 50 | 3 | - | 1 | 1 | 5E | 5F | ADRESSES<br>40 47<br>and 60 67<br>not used | |------------------------------------------------------|------------------------------------------------------|----|----|--------|----|---|----|---|---|----|----|--------------------------------------------| | BP1 | bit0 | | | | | | | | | | | | | BP2 | bit1 | | | | | | | | | | | | | BP3 | bit2 | | | | | | | | | | | | | BP4 | bit3 | 68 | 69 | <br>6F | 70 | | 7B | | | 7E | 7F | | | BP5 | bit4 | | | | | | | | | | | | | BP6 | bit5 | | | | | | | | | | | | | BP7 | bit6 | | | | | | | | | | | | | BP8 | bit7 | | | | | | | | | | | | | | | S | S | S | S | | S | | | | S | | | | | E | E | E | E | | E | | | | E | (SEG21 SEG24 | | | | G | G | G | G | | G | | | | G | are not available) | | | | 1 | 2 | 8 | 8 | | 20 | | | | 24 | are not available, | | | | 1 | _ | U | U | | 20 | | | | 4 | | Figure 7. Address Mapping of the LCD-RAM MUX8 | BP1<br>BP2<br>BP3<br>BP4<br>BP5<br>BP6<br>BP7<br>BP8 | bit0<br>bit1<br>bit2<br>bit3<br>bit4<br>bit5<br>bit6<br>bit7 | 40 | 41 | <br>47 | 48 | 49 | <br> | <br> | 5E | 5F | ADRESSES 60 7F not used | |------------------------------------------------------|--------------------------------------------------------------|-------------------|-------------------|-------------|------------------|-------------|------|------|----|-------------------|---------------------------------| | | | S<br>E<br>G<br>-7 | S<br>E<br>G<br>-6 | S<br>E<br>G | S<br>E<br>G<br>1 | S<br>E<br>G | | | | S<br>E<br>G<br>24 | (SEG21 SEG24 are not available) | | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | PG-RO | 7282A5B5 | MICROELECTRONICS | Page | 16/23 | | BP1<br>BP2<br>BP3<br>BP4 | bit0<br>bit1<br>bit2<br>bit3 | 60 | 61 | 62 | 63 | 40 | 41 | <br>47 | 48 | 49 | <br> | <br>5E | 5<br>F | ADRESS<br>ES<br>64 7F<br>not used | |--------------------------|------------------------------|----------|----------|---------|---------|---------|---------|--------|--------|--------|------|--------|---------|-----------------------------------| | | | S<br>E | | S<br>E | (SEG21<br>SEG24 | | | | G<br>-11 | G<br>-10 | G<br>-9 | G<br>-8 | G<br>-7 | G<br>-6 | G<br>0 | G<br>1 | G<br>2 | | | G<br>24 | are not<br>available) | Figure 8. Address Mapping of the LCD-RAM MUX4 #### **2.3 TIMER 4** 16 bit autoreload timer with 2 capture inputs connected to PA0, PA1 (see spec. ST7TIM4). The in- put clock of the timer is fosc divided by 2. #### 2.4 WATCHDOG The WD2 is used to reset the ST7282 B5 after a certain period of time in the range of 2.8 msec up to 184 msec when $f_{OSC}$ = 8.55 MHz is used. WD2 will be activated, if bit0 in Watchdog Reg. (Adr. 12h) is set ("1"). Once WD2 is running, any software access to bit0 in Watchdog Reg. will NOT influence WD2. However, a RESET signal (either externally or caused by WD2) will reset bit0 of Watchdog Reg. # to bit0 in Watchdog Reg. will <u>NOT</u> However, a RESET signal (either life WD2 is enabled, any stop instruction will gener- "1", bit1 to "0"). ate a reset. However, the use of a stop instruction (HALT) is not recommended in this case. After a RESET, WD2 is deactivated and set to it's longest period ( $184 \text{ msec for } f_{OSC} = 8.55 \text{ MHz}$ ). WD2 is able to produce a SW-Reset (bit0 set to #### **2.5 I/O PORTS** Pins PD0 ... PD7, PE0 ... PE3, PF0 ... PF7, PG0 ... PG7 and PH0 ... PH7 are of type LCIO. Pins PA0 ... PA7, PB0 ... PB7 and PC0 ... PC7 are of type IO3 and can also be used as analog inputs. The interrupt outputs of PORT A, PORT B, PORT C, PORT D, PORT E, PORT F, PORT G and PORT H are anded and connected to the interrupt input I1 of core ( start address FFFAH ). So every port pin which is programmed as an input with interrupt enabled can generate an interrupt. If more than one port pin is programmed as an interrupt input, overlapping interrupts cannot be detected due to the AND function. PA0, PA1 are also used as CP1, CP2 inputs of TIMER 4. The pins PA5 ... PA7 are also used by the serial I/O (see fig. 2). PA5 is connected with SCL ( clock input), PA6 is connected with SDA (data input) and PA7 is connected with DOUT (data output) of the SIO. For serial input operation PA5 and PA6 have to be programmed as inputs. For serial output PA7 has to be programmed as open drain output ( DDR = 1, OPR = 0 ). In this operation mode the output of the SIO shift register instead of the port data register is connected to the port buffer. When PA7 is programmed as push pull output ( DDR = 1, OPR = 1 ), the port data register is connected to the port buffer When the SIO pins are not used PA5 ... PA7 can be used as any other I/O pin (PA7 not in open drain output mode). After reset ports PA0 ... PA7, PB0 ... PB7 and PC0 ... PC6 are in input mode with pull up resistors switched on and interrupt disabled. | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | FG-NO | 7282A5B5 | MICROELECTRONICS | Page | 17/23 | PA4 does not have a pull-up resistor. Ports PD0 ... PD7, PE0 ... PE3, PF0 ... PF7, PG0 ... PG7 and PH0 ... PH7 are in the "LCD Output mode" (all pins switched to $V_{SS}$ ). #### 2.6 ADC The reference voltage inputs of the ADC1N are connected to $V_{DDA}$ , $V_{SSA}$ . Therefore special care has to be taken to stabilize $V_{DDA}$ , $V_{SSA}$ and to avoid switching of I/O pins during conversion. Analog inputs may be multiplexed from pins PA0 ... PA7, PB0 ... PB7 and PC0 ... PC7. Up to 24 analog inputs can be multiplexed. Selection of an analog input is done by programming the corresponding pin of a port as analog input ( DDR = 0, DR = 1, OPR = 1 ). Be sure that only one port pin is programmed as analog input at a time. Otherwise the analog sources are shorted by the analog multiplexer. Conversion time for an 8.55 MHz clock is 34 $\mu sec$ (i.e. 288 clocks + 0...6 clocks of $f_{OSC}$ ) because the ADC is supplied with a clock signal of $f_{OSC}$ : 6 that is also available dur- PC7 is switched to analog input mode during reset ( data register and option register bits are set ). PC0, PC1 may optionally be used to "cascade" the LCD (refer to: 2. LCD CONTROLLER/DRIVER). ing WAIT. The ADC interrupt is connected to level sensitive interrupt input I5 of the core ( start address FFF2H ). So the interrupt has to be cleared before the interrupt service routine is left. A stop instruction will stop the clock of the ADC and will switch off its comparator to achieve minimum power consumption. This can also be done by clearing bit 5 ( SC ) of ADC control register ( 10H ). A rising edge on EOC-bit sets the interrupt flipflop. To remove the interrupt, a write operation to ADC-Control register has to be executed, to clear the interrupt flipflop. After the reset, the interrupt flipflop is also cleared. #### **2.7 SERIAL I/O** The 8 bit SIO generates an interrupt after the falling edge of the eight external clock pulse. The interrupt signals to the ST72 to read or write the SIO via an 8 bit register ( adr. 26H ). The SIO uses the input/output structure of Port A (PA5: SCL, PA6: SDA, PA7: DOUT) (see fig. 2). The 3 pins can be operated in the following ways: directly by software, as an S-BUS, as an I<sup>2</sup>C-BUS and as a standard SIO ( clock, data, enable ). To operate the SIO PA5 and PA6 have to be programmed as inputs, PA7 as open drain output. The SIO interrupt (active low) is connected to the interrupt input I3 of the core (address FFF6H). After reset all ports are in input mode with pull up resistors switched on and the SIO interrupt is disabled. | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | PG-NO | 7282A5B5 | MICROELECTRONICS | Page | 18/23 | Figure 9. Peripheral Interface Configuration of Serial I/O #### **2.8 RAM** The RAM is located in the address range A0H-3FFH. 300H-3FFH may be used as Stack area. ### 2.9 EEPROM The 512 bytes EEPROM is located at addresses 0E00 - 0FFF. 2 cells of 256 bytes each or one cell of 512 bytes may be used. EEPROM control register EECR (adr. 014H) is used to control the different operation modes of the range 0E00H - 0EFFH, EEPROM control register EECR2 (adr. 015H) that of range 0F00H - 0FFFH. Some of its bits are read only, some are write only. So no single bit instructions are allowed. To avoid destruction of data during power up or down, the reset pin directly desactivates the chargepump of EEPROM cells. The EEPROM can be used for data storage only, no program execution and no read modify write in- structions (single bit, increment, decrement) are possible. After bit E2LAT of EECR goes to low, there should not be a read operation during the next 20 µsec. A parallel programming mode for 8 bytes is available. No clear is needed before a write. Two cells of 256 bytes are used, parallel programming of bytes in each cell is possible. This should be avoided however, to keep software compatitility between all future versions and ROM versions, that have only one physical register, that will be addressed through two different addresses 14H and 15H. | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | F G-RO | 7282A5B5 | MICROELECTRONICS | Page | 19/23 | Before access to one area, also the control register of the other area should be checked and access done only, if both areas allow the required access. SGS-THOMSON may implement a single or double register version in future ROM or EPROM versions. #### 2.10 32K ROM The 32K ROM is located at addresses 8000H-FFFFH. 16 bytes (FFE0H - FFEFH ) are reserved for SGS-Thomson test vectors. ## 2.11 RDS Modules (see separate specs) Registers of all RDS-Modules should not be accessed ( read or write ) during slow mode of CPU. ### 2.12 OSCILLATOR The ST7 Oscillator allows operation with a crystal or external input. The corresponding mode is defined by a metal option. In case of external input the clock amplitude into OSCI may not be lower then 50mV. The pin OSCO/STOP then is serving as output for the stop signal to synchronize with external clock sources. In the present version, the device works with a dedicated crystal. | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | PG-RO | 7282A5B5 | Microelectronics | Page | 20/23 | ## 3 TESTING Pin VPP/TEST is used for testing the device. For normal operation pin VPP/TEST has to be connected to $V_{SS}$ or has to be left open. An internal pull down resistor of about 100k is integrated to select normal operation mode if pin VPP/TEST is not connected. The testmodes are for SGS THOMSON internal use only! ## **4 PIN DESCRIPTION** #### 4.1 Connection diagram Figure 10. Connection Diagram (top view) for the 80 pin quad flat pack | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | F G-RO | 7282A5B5 | MICROELECTRONICS | Page | 21/23 | ## 4.2 PIN DESCRIPTION | Ports A, B, C, D, E, F, G are described o | n page 18 | |------------------------------------------------------|-------------------------------------------------| | STOP/OSCOUT<br>STOP/OSCIN | Oscillator pins | | VPP/TEST | Test pin | | VLCD<br>VLCD 4/5<br>VLCD 3/5<br>VLCD 2/5<br>VLCD 1/5 | Voltage levels for the LCD module | | NC | (not connected) - must be left open | | RDSCOMP<br>RDSFIL<br>MPX<br>RDSREF | I/O Pins for the RDS module (see seperate spec) | | VSSA<br>VDDA | Analog voltages for the ADC and filter module | | VDD<br>GND | Supply voltage | | VDDP<br>GNDP | Peripheral supply voltage | | Reset | Reset pin - active low | | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |--------|-------------|----------|------------------|--------------|----------| | ST7 | PG-RO | 97115 | SGS-THOMSON | | Target C | | 317 | F G-10 | 7282A5B5 | MICROELECTRONICS | Page | 22/23 | ## **5 RELATED DOCUMENTS** ST7 ADC2- SD 70K L138 ed. A ST7 RDS BD - SD 70K L145 ed. B ST7 RDS GB - SD 70K L144 ed. B ST7 RDS FI - SD 70K L129 ed. C ST7 SIO - # 96098 ed. B ST7 OSCILLATOR - SD 70K L163 ed. A ST7 LCIO1 - SD 70K L135 ed. C ST7 IO3 - SD 70K L136 ed. B ST7 LCD4 - SD 70K L140 ed. B ST7 TIM4 - SD 70K L130 ed. A ST7 WD2 - SD 70K L137 ed. A ST7 EEPROMeep2a ## **6 HISTORIC** Below, the differences between the original specification # 96096 ed. B (ST7282B5) and the present specification # 97115 ed. B: | Page # modified in original spec 96096 | Modifications | New page | |----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | 1 | Block diagram : S21, S22 | 2 | | 2 | Quick reference : 2 commercial products | 3 | | 3 | VLCD changed from target of 10V to < 7V LU on all pins changed from target of class A to class A on all pins except pin V <sub>DDA</sub> (52) class C | 3 | | 4 | Islow changed from target of 1mA to 2mA; Ihalt changed from target of 10μA to 100μA; VLCD changed from target of 10V to 7V. | 4 - 5 | | 7 | Address mapping : TIMER | 7-8-9-10 | | 21 | EEPROM : 2 bank 256 bytes | 19 | | | Oscillator | 20 | | 23 | Connection diagram : S21, S22 | 21 | | | Related documents, sales types | 23 | ## **7 ORDERING INFORMATION** | SALES TYPE | OPTIONS | TEMP RANGE | PACKAGE | | |-----------------|----------|---------------|---------|--| | ST7282A5Q6B/XXX | NO LCD | -40°C to 85°C | PQFP80 | | | ST7282B5Q6B/XXX | WITH LCD | 40 0 10 00 0 | | | The user code to be delivered to SGS-THOMSON must be in Motorola S.format (.S19) and must NOT include EEPROM content. | Family | Issuer Ref. | Chrono | March 26, 1997 | Previous Ref | Edition | |-----------|-------------|-------------|------------------|--------------|---------| | ST7 PG-RO | 97115 | SGS-THOMSON | | Target C | | | | FG-10 | 7282A5B5 | MICROELECTRONICS | Page 23/23 | |