SLLS009D - OCTOBER 1985 - REVISED MAY 1995

- Meet or Exceed the Requirements of ANSI Standard EIA/TIA-422-B and ITU Recommendation V.11
- Designed to Operate Up to 20 Mbaud
- 3-State TTL-Compatible Outputs
- Single 5-V Supply Operation
- High Output Impedance in Power-Off
  Condition
- Two Pairs of Drivers, Independently Enabled
- Designed as Improved Replacements for the MC3487

#### description

These four differential line drivers are designed for data transmission over twisted-pair or parallel-wire transmission lines. They meet the requirements of ANSI Standard EIA/TIA-422-B and ITU Recommendation V.11 and are compatible with 3-state TTL circuits. Advanced low-power Schottky technology provides high speed without the usual power penalty. Standby supply current is typically only 26 mA. Typical propagation delay time is less than 10 ns, and enable/disable times are typically less than 16 ns.

High-impedance inputs keep input currents low: less than 1  $\mu$ A for a high level and less than 100  $\mu$ A for a low level. The driver circuits can be enabled in pairs by separate active-high enable inputs. The SN55ALS194 and SN75ALS194 are capable of data rates in excess of 20 megabits per second and are designed to operate with the SN55ALS195 and SN75ALS195 quadruple line receivers.



SN55ALS194...FK PACKAGE (TOP VIEW)



NC - No internal connection

The SN55ALS194 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN75ALS194 is characterized for operation from 0°C to 70°C.

| (each driver)  |                                             |     |      |  |  |  |  |  |
|----------------|---------------------------------------------|-----|------|--|--|--|--|--|
| INPUTS         | OUTPUT                                      | OUT | PUTS |  |  |  |  |  |
| A              | EN                                          | Y   | Z    |  |  |  |  |  |
| Н              | Н                                           | Н   | L    |  |  |  |  |  |
| L              | Н                                           | L   | Н    |  |  |  |  |  |
| Х              | L                                           | Z   | Z    |  |  |  |  |  |
| H - high lovel | H - high lovel L - low lovel X - irrelovent |     |      |  |  |  |  |  |

H = high level, L = low level, X = irrelevant, Z = high impedance



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1995, Texas Instruments Incorporated

SLLS009D - OCTOBER 1985 - REVISED MAY 1995

### logic symbol<sup>†</sup>





<sup>+</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Pin numbers shown are for the D, J, N, and W packages.

### schematics of inputs and outputs

logic diagram (positive logic)









SLLS009D - OCTOBER 1985 - REVISED MAY 1995

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, $V_{CC}$ (see Note 1)7 VInput voltage, $V_1$ 5.5 VOutput voltage, $V_0$ 7 VContinuous total dissipation7 VOperating free-air temperature range, $T_A$ :SN55ALS194SN75ALS1940°C to 70°CStorage temperature range, $T_{stg}$ - 65°C to 150°CCase temperature for 60 seconds, $T_C$ :FK packageLead temperature 1.6 mm (1/16 inch) from case for 10 seconds: D. N. or W package260°C |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: D, N, or W package                                                                                                                                                                                                                                                                                                                  |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J package 300°C                                                                                                                                                                                                                                                                                                                     |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to network ground terminal

#### DISSIPATION RATING TABLE

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|----------------------------------------|
| D       | 950 mW                                | 7.6 mW/°C                                      | 608 mW                                | N/A                                    |
| FK      | 1375 mW                               | 11.0 mW/°C                                     | 880 mW                                | 275 mW                                 |
| J       | 1375 mW                               | 11.0 mW/°C                                     | 880 mW                                | 275 mW                                 |
| N       | 1150 mW                               | 9.2 mW/°C                                      | 736 mW                                | N/A                                    |
| W       | 1000 mW                               | 8.0 mW/°C                                      | 640 mW                                | 200 mW                                 |

### recommended operating conditions<sup>‡</sup>

|                                           |                                        | SN   | SN55ALS194 |      | SN75ALS194 |     |      |      |
|-------------------------------------------|----------------------------------------|------|------------|------|------------|-----|------|------|
|                                           |                                        | MIN  | NOM        | MAX  | MIN        | NOM | MAX  | UNIT |
| Supply voltage, V <sub>CC</sub>           |                                        | 4.5  | 5          | 5.5  | 4.75       | 5   | 5.25 | V    |
|                                           | All inputs, $T_A = 25^{\circ}C$        | 2    |            |      | 2          |     |      |      |
| High-level input voltage, V <sub>IH</sub> | A inputs, T <sub>A</sub> = Full range  | 2    |            |      | 2          |     |      | V    |
|                                           | EN inputs, T <sub>A</sub> = Full range | 2.1  |            |      | 2          |     |      |      |
| Low-level input voltage, VIL              |                                        |      |            | 0.8  |            |     | 0.8  | V    |
| High-level output current, IOH            |                                        |      |            | - 20 |            |     | - 20 | mA   |
|                                           | $T_A = 25^{\circ}C$                    |      |            | 48   |            |     | 48   | ~ ^  |
| Low-level output current, IOL             | T <sub>A</sub> = Full range            |      |            | 20   |            |     | 48   | mA   |
| Operating free-air temperature, TA        |                                        | - 55 |            | 125  | 0          |     | 70   | °C   |

<sup>‡</sup> Full range is  $T_A = -55^{\circ}$ C to 125°C for SN55ALS194 and  $T_A = 0^{\circ}$ C to 70°C for SN75ALS194.



SLLS009D - OCTOBER 1985 - REVISED MAY 1995

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                           | TEST CON                  | TEST CONDITIONS <sup>†</sup> |                               |    | MAX   | UNIT |
|-------------------|-----------------------------------------------------|---------------------------|------------------------------|-------------------------------|----|-------|------|
| VIK               | Input clamp voltage                                 | V <sub>CC</sub> = MIN,    | Ij = – 18 mA                 |                               |    | - 1.5 | V    |
| Varia             |                                                     | V <sub>CC</sub> = MIN,    | SN55ALS194                   | 2.4                           |    |       | v    |
| VOH               | High-level output voltage                           | $I_{OH} = -20 \text{ mA}$ | SN75ALS194                   | 2.5                           |    |       | V    |
| VOL               | Low-level output voltage                            | V <sub>CC</sub> = MIN,    | I <sub>OL</sub> = MAX        |                               |    | 0.5   | V    |
| VO                | Output voltage                                      | IO = 0                    |                              | 0                             |    | 6     | V    |
| Vod1              | Differential output voltage                         | IO = 0                    |                              | 1.5                           |    | 6     | V    |
| IVOD2             | Differential output voltage                         |                           |                              | 1/2 V <sub>OD1</sub><br>or 2§ |    |       | V    |
| $\Delta  V_{OD} $ | Change in magnitude of differential output voltage¶ | R <sub>L</sub> = 100 Ω,   | See Figure 1                 |                               |    | ± 0.4 | V    |
| Voc               | Common-mode output voltage                          | ]                         |                              |                               |    | ± 3   | V    |
| ∆ VOC             | Change in magnitude of common-mode output voltage¶  |                           |                              |                               |    | ± 0.4 | V    |
| 1.                | Output ourrest with sower off                       |                           | VO = 6 V                     |                               |    | 100   |      |
| 10                | Output current with power off                       | $V_{CC} = 0$              | $V_{O} = -0.25 V$            |                               |    | - 100 | μA   |
|                   |                                                     | VCC = MAX,                | V <sub>O</sub> = 2.7 V       |                               |    | 100   |      |
| IOZ               | High-impedance-state output current                 | Output enables at 0.8 V   | V <sub>O</sub> = 0.5 V       |                               |    | - 100 | μA   |
| Ц                 | Input current at maximum input voltage              | V <sub>CC</sub> = MAX,    | V <sub>I</sub> = 5.5 V       |                               |    | 100   | μA   |
| ΙΗ                | High-level input current                            | V <sub>CC</sub> = MAX,    | V <sub>I</sub> = 2.7 V       |                               |    | 50    | μA   |
| ١ <sub>IL</sub>   | Low-level input current                             | V <sub>CC</sub> = MAX,    | V <sub>I</sub> = 0.5 V       |                               |    | - 200 | μA   |
| los               | Short-circuit output current#                       | V <sub>CC</sub> = MAX,    | V <sub>I</sub> = 2 V         | - 40                          |    | - 140 | mA   |
| ICC               | Supply current (all drivers)                        | V <sub>CC</sub> = MAX,    | All outputs disabled         |                               | 26 | 45    | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 V$ , TA = 25°C.

 $\$  The minimum V\_{OD2} with a 100- $\Omega$  load is either 1/2 V\_{OD1} or 2 V, whichever is greater.

 $\int \Delta |V_{OD}|$  and  $\Delta |V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level to a low level.

<sup>#</sup> Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.

### switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

|                    | PARAMETER TEST SN55ALS19                          |                                         |     |     | 94  | SN75ALS194 |     |     | UNIT |
|--------------------|---------------------------------------------------|-----------------------------------------|-----|-----|-----|------------|-----|-----|------|
| FARAMETER          |                                                   | CONDITIONS                              | MIN | TYP | MAX | MIN        | TYP | MAX | UNIT |
| <sup>t</sup> PLH   | Propagation delay time, low- to high-level output |                                         |     | 6   | 13  |            | 6   | 13  | ns   |
| <sup>t</sup> PHL   | Propagation delay time, high- to low-level output | C <sub>L</sub> = 15 pF,<br>See Figure 2 |     | 9   | 14  |            | 9   | 14  | ns   |
|                    | Output-to-output skew                             |                                         |     | 3.5 | 6   |            | 3.5 | 6   | ns   |
| <sup>t</sup> t(OD) | Differential output transition time               | CL = 15 pF,<br>See Figure 3             |     | 8   | 14  |            | 8   | 14  | ns   |
| <sup>t</sup> PZH   | Output enable time to high level                  |                                         |     | 9   | 12  |            | 9   | 12  | ns   |
| <sup>t</sup> PZL   | Output enable time to low level                   | C <sub>L</sub> = 15 pF,                 |     | 12  | 20  |            | 12  | 20  | ns   |
| <sup>t</sup> PHZ   | Output disable time from high level               | See Figure 4                            |     | 9   | 15  |            | 9   | 14  | ns   |
| <sup>t</sup> PLZ   | Output disable time from low level                |                                         |     | 12  | 15  |            | 12  | 15  | ns   |



SLLS009D - OCTOBER 1985 - REVISED MAY 1995





Figure 1. Driver  $V_{OD}$  and  $V_{OC}$ 

### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. The input pulse is supplied by a generator having the following characteristics:  $t_f \le 5$  ns,  $t_f \le 5$  ns, PRR  $\le 1$  MHz, duty cycle  $\le 50\%$ ,  $Z_O \approx 50 \ \Omega$ .
  - B. CL includes probe and stray capacitance.
  - C. All diodes are 1N916 or 1N3064.

#### Figure 2. Test Circuit and Voltage Waveform



**TEST CIRCUIT** 

VOLTAGE WAVEFORM

- NOTES: A. The input pulse is supplied by a generator having the following characteristics:  $t_f \le 5$  ns,  $t_f \le 5$  ns, PRR  $\le 1$  MHz, duty cycle  $\le 50\%$ ,  $Z_O \approx 50 \ \Omega$ .
  - B. CL includes probe and stray capacitance.

#### Figure 3. Differential-Output Test Circuit and Voltage Waveform



SLLS009D - OCTOBER 1985 - REVISED MAY 1995



**VOLTAGE WAVEFORMS** 

- NOTES: A. The input pulse is supplied by a generator having the following characteristics:  $t_f \le 5 \text{ ns}$ ,  $t_f \le 5 \text{ ns}$ , PRR  $\le 1 \text{ MHz}$ , duty cycle  $\le 50\%$ ,  $Z_O \approx 50 \Omega$ .
  - B.  $C_L$  includes probe and stray capacitance.
  - C. All diodes are 1N916 or 1N3064.





SLLS009D - OCTOBER 1985 - REVISED MAY 1995

#### **TYPICAL CHARACTERISTICS<sup>†</sup>**



<sup>†</sup> Data for temperatures below 0°C and above 70°C are applicable to the SN55ALS194 circuits only. NOTE A: The A input is connected to  $V_{CC}$  during the testing of the Y outputs and to GND during the testing of the Z outputs.



SLLS009D - OCTOBER 1985 - REVISED MAY 1995

### **TYPICAL CHARACTERISTICS<sup>†</sup>**



<sup>†</sup> Data for temperatures below 0°C and above 70°C are applicable to the SN55ALS194 circuits only.

NOTES: A. The A input is connected to V<sub>CC</sub> during the testing of the Y outputs and to GND during the testing of the Z outputs.

B. The A input is connected to ground during the testing of the Y outputs and to V<sub>CC</sub> during the testing of the Z outputs.



SLLS009D - OCTOBER 1985 - REVISED MAY 1995

### **TYPICAL CHARACTERISTICS<sup>†</sup>**



NOTE A: The A input is connected to GND during the testing of the Y outputs and to V<sub>CC</sub> during the testing of the Z outputs.



<sup>+</sup> Data for temperatures below 0°C and above 70°C are applicable to the SN55ALS194 circuits only.



SLLS009D - OCTOBER 1985 - REVISED MAY 1995



**TYPICAL CHARACTERISTICS** 

Figure 17



#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| SN55ALS194J      | OBSOLETE              | CDIP            | J                  | 16   |                | TBD                       | Call TI          | Call TI                      |
| SN75ALS194D      | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS194DE4    | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS194DG4    | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS194DR     | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS194DRE4   | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS194DRG4   | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS194N      | ACTIVE                | PDIP            | Ν                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS194NE4    | ACTIVE                | PDIP            | Ν                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS194NSR    | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS194NSRE4  | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS194NSRG4  | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SNJ55ALS194FK    | OBSOLETE              | LCCC            | FK                 | 20   |                | TBD                       | Call TI          | Call TI                      |
| SNJ55ALS194J     | OBSOLETE              | CDIP            | J                  | 16   |                | TBD                       | Call TI          | Call TI                      |
| SNJ55ALS194W     | OBSOLETE              | CFP             | W                  | 16   |                | TBD                       | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD**: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take

## PACKAGE OPTION ADDENDUM



reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

TEXAS INSTRUMENTS





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| *A | Il dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----|---------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|    | Device                    | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | SN75ALS194DR              | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
|    | SN75ALS194NSR             | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75ALS194DR  | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| SN75ALS194NSR | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

W (R-GDFP-F16)

CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F16 and JEDEC MO-092AC



LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

## D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated