# 4-Bit Magnitude Comparator

The SN74LS85 is a 4-Bit Magnitude Camparator which compares two 4-bit words (A, B), each word having four Parallel Inputs (A<sub>0</sub>-A<sub>3</sub>, B<sub>0</sub>-B<sub>3</sub>); A<sub>3</sub>, B<sub>3</sub> being the most significant inputs. Operation is not restricted to binary codes, the device will work with any monotonic code. Three Outputs are provided: "A greater than B" (O<sub>A>B</sub>), "A less than B" (O<sub>A<B</sub>), "A equal to B" (O<sub>A=B</sub>). Three Expander Inputs, I<sub>A>B</sub>, I<sub>A<B</sub>, I<sub>A=B</sub>, allow cascading without external gates. For proper compare operation, the Expander Inputs to the least significant position must be connected as follows: I<sub>A<B</sub> I<sub>A>B</sub> = L, I<sub>A=B</sub> = H. For serial (ripple) expansion, the O<sub>A>B</sub>, O<sub>A<B</sub> and O<sub>A=B</sub> Outputs are connected respectively to the I<sub>A>B</sub>, I<sub>A<B</sub>, and I<sub>A=B</sub> Inputs of the next most significant comparator, as shown in Figure 1. Refer to Applications section of data sheet for high speed method of comparing large words.

The Truth Table on the following page describes the operation of the SN74LS85 under all possible logic conditions. The upper 11 lines describe the normal operation under all conditions that will occur in a single device or in a series expansion scheme. The lower five lines describe the operation under abnormal conditions on the cascading inputs. These conditions occur when the parallel expansion technique is used.

- · Easily Expandable
- Binary or BCD Comparison
- O<sub>A>B</sub>, O<sub>A<B</sub>, and O<sub>A=B</sub> Outputs Available

#### **GUARANTEED OPERATING RANGES**

| Symbol          | Parameter                                             | Min | Тур | Max  | Unit |  |
|-----------------|-------------------------------------------------------|-----|-----|------|------|--|
| V <sub>CC</sub> | V <sub>CC</sub> Supply Voltage                        |     | 5.0 | 5.25 | V    |  |
| TA              | T <sub>A</sub> Operating Ambient<br>Temperature Range |     | 25  | 70   | °C   |  |
| Іон             | I <sub>OH</sub> Output Current – High                 |     |     | -0.4 | mA   |  |
| IOL             | Output Current - Low                                  |     |     | 8.0  | mA   |  |



#### ON Semiconductor

Formerly a Division of Motorola http://onsemi.com

# LOW POWER SCHOTTKY



N SUFFIX CASE 648



SOIC D SUFFIX CASE 751B

#### ORDERING INFORMATION

| Device    | Package    | Shipping         |
|-----------|------------|------------------|
| SN74LS85N | 16 Pin DIP | 2000 Units/Box   |
| SN74LS85D | 16 Pin     | 2500/Tape & Reel |

#### **CONNECTION DIAGRAM DIP (TOP VIEW)**



|                           |                               | LOADING (Note a |           |  |
|---------------------------|-------------------------------|-----------------|-----------|--|
| PIN NAMES                 | _                             | HIGH            | LOW       |  |
| $A_0 - A_3$ , $B_0 - B_3$ | Parallel Inputs               | 1.5 U.L.        | 0.75 U.L. |  |
| I <sub>A</sub> = B        | A = B Expander Inputs         | 1.5 U.L.        | 0.75 U.L. |  |
| IA < B, IA > B            | A < B, A > B, Expander Inputs | 0.5 U.L.        | 0.25 U.L. |  |
| O <sub>A &gt; B</sub>     | A Greater than B Output       | 10 U.L.         | 5 U.L.    |  |
| O <sub>A &lt; B</sub>     | B Greater than A Output       | 10 U.L.         | 5 U.L.    |  |
| $O_A = B$                 | A Equal to B Output           | 10 U.L.         | 5 U.L.    |  |

#### NOTES:

a) 1 TTL Unit Load (U.L.) =  $40 \mu A HIGH/1.6 mA LOW$ .

# LOGIC SYMBOL





# TRUTH TABLE

| COMPARING INPUTS                                                                                               |                                                                                                      |                                                                                            | CASCADING<br>INPUTS             |                     |                                | OUTPUTS          |                     |                                |                  |
|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------|---------------------|--------------------------------|------------------|---------------------|--------------------------------|------------------|
| A <sub>3</sub> ,B <sub>3</sub>                                                                                 | A <sub>2</sub> ,B <sub>2</sub>                                                                       | A <sub>1</sub> ,B <sub>1</sub>                                                             | $A_0,B_0$                       | I <sub>A&gt;B</sub> | I <sub>A<b< sub=""></b<></sub> | I <sub>A=B</sub> | O <sub>A&gt;B</sub> | O <sub>A<b< sub=""></b<></sub> | O <sub>A=B</sub> |
| A <sub>3</sub> >B <sub>3</sub>                                                                                 | X                                                                                                    | X                                                                                          | X                               | X                   | Х                              | Х                | Н                   | L                              | L                |
| A3 <b3< td=""><td>X</td><td>X</td><td>X</td><td>X</td><td>X</td><td>X</td><td>L</td><td>Н</td><td>L</td></b3<> | X                                                                                                    | X                                                                                          | X                               | X                   | X                              | X                | L                   | Н                              | L                |
| A3=B3                                                                                                          | A2>B2                                                                                                | X                                                                                          | X                               | X                   | X                              | X                | Н                   | L                              | L                |
| A3=B3                                                                                                          | A2 <b2< td=""><td>X</td><td>X</td><td>X</td><td>X</td><td>X</td><td>L</td><td>Н</td><td>L</td></b2<> | X                                                                                          | X                               | X                   | X                              | X                | L                   | Н                              | L                |
| $A_3 = B_3$                                                                                                    | A2=B2                                                                                                | A <sub>1</sub> >B <sub>1</sub>                                                             | X                               | X                   | X                              | X                | Н                   | L                              | L                |
| A3=B3                                                                                                          | A2=B2                                                                                                | A1 <b1< td=""><td>X</td><td>X</td><td>X</td><td>X</td><td>L</td><td>Н</td><td>L</td></b1<> | X                               | X                   | X                              | X                | L                   | Н                              | L                |
| $A_3 = B_3$                                                                                                    | A2=B2                                                                                                | A <sub>1</sub> =B1                                                                         | $A_0 > B_0$                     | X                   | X                              | X                | Н                   | L                              | L                |
| A3=B3                                                                                                          | A2=B2                                                                                                | A <sub>1</sub> =B <sub>1</sub>                                                             | A <sub>0</sub> <b<sub>0</b<sub> | X                   | X                              | X                | L                   | Н                              | L                |
| A3=B3                                                                                                          | A2=B2                                                                                                | A <sub>1</sub> =B <sub>1</sub>                                                             | $A_0 = B_0$                     | Н                   | L                              | L                | Н                   | L                              | L                |
| $A_3 = B_3$                                                                                                    | $A_2=B_2$                                                                                            | A <sub>1</sub> =B <sub>1</sub>                                                             | $A_0 = B_0$                     | L                   | Н                              | L                | L                   | Н                              | L                |
| A <sub>3</sub> =B <sub>3</sub>                                                                                 | A2=B2                                                                                                | A <sub>1</sub> =B <sub>1</sub>                                                             | $A_0 = B_0$                     | X                   | X                              | Н                | L                   | L                              | Н                |
| A3=B3                                                                                                          | $A_2 = B_2$                                                                                          | A <sub>1</sub> =B <sub>1</sub>                                                             | $A_0 = B_0$                     | Н                   | Н                              | L                | L                   | L                              | L                |
| A3=B3                                                                                                          | A2=B2                                                                                                | A1=B1                                                                                      | $A_0=B_0$                       | L                   | L                              | L                | н                   | Н                              | L                |

H = HIGH Level L = LOW Level X = IMMATERIAL



Figure 1. Comparing Two n-Bit Words

#### **APPLICATIONS**

Figure 2 shows a high speed method of comparing two 24-bit words with only two levels of device delay. With the technique shown in Figure 1, six levels of device delay result

when comparing two 24-bit words. The parallel technique can be expanded to any number of bits, see Table 1.

Table 1

| WORD LENGTH | NUMBER OF PKGS. |
|-------------|-----------------|
| 1-4 Bits    | 1               |
| 5-24 Bits   | 2-6             |
| 25-120 Bits | 8-31            |

NOTE:

The SN74LS85 can be used as a 5-bit comparator only when the outputs are used to drive the  $A_0$ – $A_3$  and  $B_0$ – $B_3$  inputs of another SN74LS85 as shown in Figure 2 in positions #1, 2, 3, and 4.



Figure 2. Comparison of Two 24-Bit Words

# DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

|                 |                                              | Limits |       |              |      |                                                                                 |                                                                         |
|-----------------|----------------------------------------------|--------|-------|--------------|------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Symbol          | Parameter                                    | Min    | Тур   | Max          | Unit | Tes                                                                             | t Conditions                                                            |
| V <sub>IH</sub> | Input HIGH Voltage                           | 2.0    |       |              | ٧    | Guaranteed Input HIGH Voltage for All Inputs                                    |                                                                         |
| V <sub>IL</sub> | Input LOW Voltage                            |        |       | 0.8          | ٧    | Guaranteed Input LOW Voltage for All Inputs                                     |                                                                         |
| V <sub>IK</sub> | Input Clamp Diode Voltage                    |        | -0.65 | -1.5         | V    | V <sub>CC</sub> = MIN, I <sub>IN</sub> =                                        | –18 mA                                                                  |
| V <sub>OH</sub> | Output HIGH Voltage                          | 2.7    | 3.5   |              | ٧    | $V_{CC}$ = MIN, $I_{OH}$ = MAX, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ per Truth Table |                                                                         |
|                 | 0                                            |        | 0.25  | 0.4          | ٧    | I <sub>OL</sub> = 4.0 mA                                                        | V <sub>CC</sub> = V <sub>CC</sub> MIN,                                  |
| VOL             | Output LOW Voltage                           |        | 0.35  | 0.5          | ٧    | I <sub>OL</sub> = 8.0 mA                                                        | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>per Truth Table |
| I <sub>IH</sub> | Input HIGH Current A < B, A > B Other Inputs |        |       | 20<br>60     | μΑ   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2.7 V                                  |                                                                         |
|                 | A < B, A > B<br>Other Inputs                 |        |       | 0.1<br>0.3   | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V                                  |                                                                         |
| I <sub>IL</sub> | Input LOW Current A < B, A > B Other Inputs  |        |       | -0.4<br>-1.2 | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4 V                                  |                                                                         |
| los             | Output Short Circuit Current (Note 1)        | -20    |       | -100         | mA   | V <sub>CC</sub> = MAX                                                           |                                                                         |
| Icc             | Power Supply Current                         |        |       | 20           | mA   | V <sub>CC</sub> = MAX                                                           |                                                                         |

Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.

# AC CHARACTERISTICS ( $T_A = 25$ °C, $V_{CC} = 5.0 \text{ V}$ )

|                                      |                            | Limits |          |          |      |                                                |
|--------------------------------------|----------------------------|--------|----------|----------|------|------------------------------------------------|
| Symbol                               | Parameter                  | Min    | Тур      | Max      | Unit | Test Conditions                                |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Any A or B to A < B, A > B |        | 24<br>20 | 36<br>30 | ns   |                                                |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Any A or B to A = B        |        | 27<br>23 | 45<br>45 | ns   |                                                |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | A < B or A = B to A > B    |        | 14<br>11 | 22<br>17 | ns   | $V_{CC} = 5.0 \text{ V}$ $C_L = 15 \text{ pF}$ |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | A = B to A = B             |        | 13<br>13 | 20<br>26 | ns   |                                                |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | A > B or A = B to A < B    |        | 14<br>11 | 22<br>17 | ns   |                                                |

# **AC WAVEFORMS**



Figure 3. Figure 4.

# PACKAGE DIMENSIONS

#### **N SUFFIX** PLASTIC PACKAGE CASE 648-08 ISSUE R



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  5. ROUNDED CORNERS OPTIONAL

|     | INC   | HES   | MILLIM   | IETERS |  |
|-----|-------|-------|----------|--------|--|
| DIM | MIN   | MAX   | MIN      | MAX    |  |
| Α   | 0.740 | 0.770 | 18.80    | 19.55  |  |
| В   | 0.250 | 0.270 | 6.35     | 6.85   |  |
| C   | 0.145 | 0.175 | 3.69     | 4.44   |  |
| D   | 0.015 | 0.021 | 0.39     | 0.53   |  |
| F   | 0.040 | 0.70  | 1.02     | 1.77   |  |
| G   | 0.100 | BSC   | 2.54 BSC |        |  |
| Н   | 0.050 | BSC   | 1.27     | BSC    |  |
| J   | 0.008 | 0.015 | 0.21     | 0.38   |  |
| K   | 0.110 | 0.130 | 2.80     | 3.30   |  |
| L   | 0.295 | 0.305 | 7.50     | 7.74   |  |
| M   | 0°    | 10°   | 0°       | 10°    |  |
| S   | 0.020 | 0.040 | 0.51     | 1.01   |  |

#### PACKAGE DIMENSIONS

#### **D SUFFIX**

PLASTIC SOIC PACKAGE CASE 751B-05 **ISSUE J** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14,5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| C   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| M   | 0°     | 7°     | 0°        | 7°    |  |
| P   | 5.80   | 6.20   | 0.229     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

ON Semiconductor and was are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

North America Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

German Phone: (+1) 303-308-7140 (M-F 2:30pm to 5:00pm Munich Time)

Email: ONlit-german@hibbertco.com
French Phone: (+1) 303–308–7141 (M–F 2:30pm to 5:00pm Toulouse Time)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303-308-7142 (M-F 1:30pm to 5:00pm UK Time)

Email: ONlit@hibbertco.com

ASIA/PACIFIC: LDC for ON Semiconductor - Asia Support

Phone: 303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong 800-4422-3781

Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-8549

Phone: 81-3-5487-8345 Email: r14153@onsemi.com

Fax Response Line: 303-675-2167

800-344-3810 Toll Free USA/Canada

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.