**Technical Data** MC145026/D Rev. 4, 1/2005 # MC145026, MC145027 MC145028 # 16 P Suffix Plastic DIP Case 648 D Suffix SOG Package Case751B # MC145026, MC145027, MC145028 Encoder and Decoder Pairs CMOS # 1 Introduction These devices are designed to be used as encoder/decoder pairs in remote control applications. The MC145026 encodes nine lines of information and serially sends this information upon receipt of a transmit enable $(\overline{TE})$ signal. The nine lines may be encoded with trinary data (low, high, or open) or binary data (low or high). The words are transmitted twice per encoding sequence to increase security. The MC145027 decoder receives the serial stream and interprets five of the trinary digits as an address code. Thus, 243 addresses are possible. If binary data is used at the encoder, 32 addresses are possible. The remaining serial information is interpreted as four bits of binary data. The valid transmission (VT) output goes high on the MC145027 when two conditions are met. First, two addresses must be consecutively received (in one encoding sequence) which both match the local address. Second, the 4 bits of data must match the last valid data received. The active VT indicates that the information at the Data output pins has been updated. # **Ordering Information** | Г | I | |------------|-------------| | Device | Package | | MC145026P | Plastic DIP | | MC145026D | SOG Package | | MC145027P | Plastic DIP | | MC145027DW | SOG Package | | MC145028P | Plastic DIP | | MC145028DW | SOG Package | ## **Contents** | 1 | Introduction | 1 | |---|------------------------------|----| | 2 | Electrical Specifications | 4 | | 3 | Operating Characteristics | 8 | | 4 | Pin Descriptions | 9 | | 5 | MC145027 and MC145028 Timing | 16 | | 6 | Package Dimensions | 18 | Freescale reserves the right to change the detail specifications as may be required to permit improvements in the design of its products. © Freescale Semiconductor, Inc., 2005. All rights reserved. #### Introduction The MC145028 decoder treats all nine trinary digits as an address which allows 19,683 codes. If binary data is encoded, 512 codes are possible. The VT output goes high on the MC145028 when two addresses are consecutively received (in one encoding sequence) which both match the local address. - Operating Temperature Range: 40 to + 85°C - Very-Low Standby Current for the Encoder: 300 nA Maximum @ 25°C - Interfaces with RF, Ultrasonic, or Infrared Modulators and Demodulators - RC Oscillator, No Crystal Required - High External Component Tolerance; Can Use $\pm$ 5% Components - Internal Power-On Reset Forces All Decoder Outputs Low - Operating Voltage Range: MC145026 = 2.5 to 18 V MC145027, MC145028 = 4.5 to 18 V Figure 1. Pin Assignments Figure 2. MC145026 Encoder Block Diagram Figure 3. MC145027 Decoder Block Diagram ## **Electrical Specifications** Figure 4. MC145028 Decoder Block Diagram # 2 Electrical Specifications Table 1. Maximum Ratings\* (Voltages Referenced to V<sub>SS</sub>) | Ratings | Symbol | Value | Unit | |-------------------------------------------------|------------------|--------------------------------|------| | DC Supply Voltage | $V_{DD}$ | - 0.5 to + 18 | V | | DC Input Voltage | V <sub>in</sub> | - 0.5 to V <sub>DD</sub> + 0.5 | V | | DC Output Voltage | V <sub>out</sub> | - 0.5 to V <sub>DD</sub> + 0.5 | V | | DC Input Current, per Pin | I <sub>in</sub> | ± 10 | mA | | DC Output Current, per Pin | l <sub>out</sub> | ± 10 | mA | | Power Dissipation, per Package | $P_{D}$ | 500 | mW | | Storage Temperature | T <sub>stg</sub> | - 65 to + 150 | °C | | Lead Temperature, 1 mm from Case for 10 Seconds | TL | 260 | °C | Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Descriptions section. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $VSS \leq (V_{in} \text{ or } V_{out}) \leq VDD$ . Table 2. Electrical Characteristics - MC145026 $^{\rm 1},$ MC145027, and MC145028 (Voltage Referenced to $\rm V_{SS})$ | | | | Guaranteed Limit | | | | | | | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------|----------------------|-----------------------------------|--------------------------|-----------------------------------|----------------------|------| | Symbol | Characteristic | V <sub>DD</sub><br>V | - 40°C | | 25°C | | 85°C | | Unit | | | | - | Min | Max | Min | Max | Min | Max | | | V <sub>OL</sub> | Low-Level Output Voltage (V <sub>in</sub> = V <sub>DD</sub> or 0) | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | V | | V <sub>OH</sub> | High-Level Output Voltage $(V_{in} = 0 \text{ or } V_{DD})$ | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | | V | | V <sub>IL</sub> | Low-Level Input Voltage $ \begin{aligned} (\text{V}_{out} = 4.5 \text{ or } 0.5 \text{ V}) \\ (\text{V}_{out} = 9.0 \text{ or } 1.0 \text{ V}) \\ (\text{V}_{out} = 13.5 \text{ or } 1.5 \text{ V}) \end{aligned} $ | 5.0<br>10<br>15 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | | 1.5<br>3.0<br>4.0 | V | | V <sub>IH</sub> | High-Level Input Voltage $ (V_{out} = 0.5 \text{ or } 4.5 \text{ V}) \\ (V_{out} = 1.0 \text{ or } 9.0 \text{ V}) \\ (V_{out} = 1.5 \text{ or } 13.5 \text{ V}) $ | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | | V | | I <sub>OH</sub> | High-Level Output Current $ \begin{aligned} (\text{V}_{\text{out}} = 2.5 \text{ V}) \\ (\text{V}_{\text{out}} = 4.6 \text{ V}) \\ (\text{V}_{\text{out}} = 9.5 \text{ V}) \\ (\text{V}_{\text{out}} = 13.5 \text{ V}) \end{aligned} $ | 5.0<br>5.0<br>10<br>15 | - 2.5<br>- 0.52<br>- 1.3<br>- 3.6 | -<br>-<br>- | - 2.1<br>- 0.44<br>- 1.1<br>- 3.0 | -<br>-<br>- | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | | mA | | I <sub>OL</sub> | Low-Level Output Current $ \begin{aligned} (\text{V}_{\text{out}} = 0.4 \text{ V}) \\ (\text{V}_{\text{out}} = 0.5 \text{ V}) \\ (\text{V}_{\text{out}} = 1.5 \text{ V}) \end{aligned} $ | 5.0<br>10<br>15 | 0.52<br>1.3<br>3.6 | - | 0.44<br>1.1<br>3.0 | | 0.36<br>0.9<br>2.4 | -<br>- | mA | | I <sub>in</sub> | Input Current - TE<br>(MC145026, Pull-Up Device) | 5.0<br>10<br>15 | -<br>-<br>- | -<br>-<br>- | 3.0<br>16<br>35 | 11<br>60<br>120 | | | μА | | I <sub>in</sub> | Input Current<br>R <sub>S</sub> (MC145026), D <sub>in</sub> (MC145027, MC145028) | 15 | - | ± 0.3 | - | ± 0.3 | - | ± 1.0 | μА | | l <sub>in</sub> | Input Current A1 - A5, A6/D6 - A9/D9 (MC145026), A1 - A5 (MC145027), A1 - A9 (MC145028) | | -<br>-<br>- | -<br>-<br>- | -<br>-<br>- | ± 110<br>± 500<br>± 1000 | | | μА | | C <sub>in</sub> | Input Capacitance (V <sub>in</sub> = 0) | | - | - | - | 7.5 | - | - | pF | | I <sub>DD</sub> | Quiescent Current - MC145026 | 5.0<br>10<br>15 | -<br>-<br>- | -<br>-<br>- | -<br>-<br>- | 0.1<br>0.2<br>0.3 | -<br>-<br>- | -<br>-<br>- | μА | | I <sub>DD</sub> | Quiescent Current - MC145027, MC145028 | 5.0<br>10<br>15 | -<br>-<br>- | -<br>-<br>- | -<br>-<br>- | 50<br>100<br>150 | -<br>-<br>- | -<br>-<br>- | μА | <sup>&</sup>lt;sup>1</sup> Also see next Electrical Characteristics table for 2.5 V specifications. # **Electrical Specifications** Table 2. Electrical Characteristics - MC145026 $^1$ , MC145027, and MC145028 (continued) (Voltage Referenced to $V_{SS}$ ) | | | | Guaranteed Limit | | | | | | | |-----------------|--------------------------------------------------------------------------|----------------------|------------------|-------------|-------------|--------------------|-------------|-------------|------| | Symbol | Characteristic | V <sub>DD</sub><br>V | - 40°C | | 25°C | | 85°C | | Unit | | | | • | Min | Max | Min | Max | Min | Max | | | I <sub>dd</sub> | Dynamic Supply Current - MC145026<br>(f <sub>c</sub> = 20 kHz) | 5.0<br>10<br>15 | - | -<br>-<br>- | -<br>-<br>- | 200<br>400<br>600 | -<br>-<br>- | -<br>-<br>- | μА | | I <sub>dd</sub> | Dynamic Supply Current - MC145027,<br>MC145028 (f <sub>c</sub> = 20 kHz) | 5.0<br>10<br>15 | -<br>-<br>- | -<br>-<br>- | -<br>-<br>- | 400<br>800<br>1200 | -<br>-<br>- | -<br>-<br>- | μА | <sup>&</sup>lt;sup>1</sup> Also see next Electrical Characteristics table for 2.5 V specifications. Table 3. Electrical Characteristics - MC145026 (Voltage Referenced to $V_{SS}$ ) | | | | | | | ( | Guarante | ed Limit | t | | | |-----------------|---------------------------------------------------------------|----------------------|--------|------|------|------|----------|----------|------|--|--| | Symbol | Characteristic | V <sub>DD</sub><br>V | - 40°C | | 25°C | | 85°C | | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | V <sub>OL</sub> | Low-Level Output Voltage $(V_{in} = 0 \text{ V or } V_{DD})$ | 2.5 | - | 0.05 | - | 0.05 | - | 0.05 | V | | | | V <sub>OH</sub> | High-Level Output Voltage $(V_{in} = 0 \text{ V or } V_{DD})$ | 2.5 | 2.45 | - | 2.45 | - | 2.45 | - | V | | | | V <sub>IL</sub> | Low-Level Input Voltage (V <sub>out</sub> = 0.5 V or 2.0 V) | 2.5 | - | 0.3 | - | 0.3 | - | 0.3 | V | | | | V <sub>IH</sub> | High-Level Input Voltage (V <sub>out</sub> = 0.5 V or 2.0 V) | 2.5 | 2.2 | - | 2.2 | - | 2.2 | - | ٧ | | | | I <sub>OH</sub> | High-Level Output Current (V <sub>out</sub> = 1.25 V) | 2.5 | 0.28 | - | 0.25 | - | 0.2 | - | mA | | | | I <sub>OL</sub> | Low-Level Output Current (V <sub>out</sub> = 0.4 V) | 2.5 | 0.22 | - | 0.2 | - | 0.16 | - | mA | | | | I <sub>in</sub> | Input Current (TE - Pull-Up Device) | 2.5 | - | - | 0.09 | 1.8 | - | - | μА | | | | I <sub>in</sub> | Input Current (A1-A5, A6/D6-A9/D9) | 2.5 | - | - | - | ± 25 | - | - | μА | | | | I <sub>DD</sub> | Quiescent Current | 2.5 | - | - | - | 0.05 | - | - | μА | | | | I <sub>dd</sub> | Dynamic Supply Current (f <sub>c</sub> = 20 kHz) | 2.5 | - | - | - | 40 | - | - | μА | | | Table 4. Switching Characteristics - MC145026 $^1$ , MC145027, and MC145028 ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ ) | Symbol | Characteristic | Figure | V | Guarante | Unit | | |-------------------------------------|-------------------------------------------------|--------|-----------------|-------------------------|-------------------|------| | Symbol | Characteristic | No. | V <sub>DD</sub> | Min | Max | Onit | | t <sub>TLH</sub> , t <sub>THL</sub> | Output Transition Time | 5, 9 | 5.0<br>10<br>15 | -<br>-<br>- | 200<br>100<br>80 | ns | | t <sub>r</sub> | D <sub>in</sub> Rise Time - Decoders | 6 | 5.0<br>10<br>15 | -<br>-<br>- | 15<br>15<br>15 | μS | | t <sub>f</sub> | D <sub>in</sub> Fall Time - Decoders | 6 | 5.0<br>10<br>15 | -<br>-<br>- | 15<br>5.0<br>4.0 | μS | | f <sub>osc</sub> | Encoder Clock Frequency | 7 | 5.0<br>10<br>15 | 0.001<br>0.001<br>0.001 | 2.0<br>5.0<br>10 | MHz | | f | Decoder Frequency - Referenced to Encoder Clock | 13 | 5.0<br>10<br>15 | 1.0<br>1.0<br>1.0 | 240<br>410<br>450 | kHz | | t <sub>w</sub> | TE Pulse Width - Encoders | 8 | 5.0<br>10<br>15 | 65<br>30<br>20 | -<br>-<br>- | ns | <sup>&</sup>lt;sup>1</sup> Also see next Electrical Characteristics table for 2.5 V specifications. Table 5. Switching Characteristics - MC145026 ( $C_L = 50~pF,\, T_A = 25^{\circ}C)$ | Symbol | Characteristic | Figure | V <sub>DD</sub> | Guarante | Unit | | |-------------------------------------|-------------------------|--------|-----------------|----------|------|------| | Symbol | Cital acteristic | No. | ▼ DD | Min | Max | Oill | | t <sub>TLH</sub> , t <sub>THL</sub> | Output Transition Time | 5, 9 | 2.5 | - | 450 | ns | | f <sub>osc</sub> | Encoder Clock Frequency | 7 | 2.5 | 1.0 | 250 | kHz | | t <sub>w</sub> | TE Pulse Width | 8 | 2.5 | 1.5 | - | μS | ## **Operating Characteristics** Figure 6. D<sub>in</sub> Rise and Fall Time Figure 7. Encoder Clock Frequency Figure 8. TE Pulse Width <sup>\*</sup> Includes all probe and fixture capacitance. Figure 9. Test Circuit # 3 Operating Characteristics # 3.1 MC145026 The encoder serially transmits trinary data as defined by the state of the A1 - A5 and A6/D6 - A9/D9 input pins. These pins may be in either of three states (low, high, or open) allowing 19,683 possible codes. The transmit sequence is initiated by a low level on the $\overline{\text{TE}}$ input pin. Upon power-up, the MC145026 can continuously transmit as long as $\overline{\text{TE}}$ remains low (also, the device can transmit two-word sequences by pulsing $\overline{\text{TE}}$ low). However, no MC145026 application should be designed to rely upon the first data word transmitted immediately after power-up because this word may be invalid. Between the two data words, no signal is sent for three data periods (see Figure 11). Each transmitted trinary digit is encoded into pulses (see Figure 12). A logic 0 (low) is encoded as two consecutive short pulses, a logic 1 (high) as two consecutive long pulses, and an open (high impedance) as a long pulse followed by a short pulse. The input state is determined by using a weak "output" device to try to force each input high then low. If only a high state results from the two tests, the input is assumed to be hardwired to $V_{DD}$ . If only a low state is obtained, the input is assumed to be hardwired to $V_{SS}$ . If both a high and a low can be forced at an input, an open is assumed and is encoded as such. The "high" and MC145026, MC145027, MC145028 Technical Data, Rev. 4 "low" levels are 70% and 30% of the supply voltage as shown in the Electrical Characteristics table. The weak "output" device sinks/sources up to 110 µA at a 5 V supply level, 500 µA at 10 V, and 1 mA at 15 V. The $\overline{TE}$ input has an internal pull-up device so that a simple switch may be used to force the input low. While $\overline{TE}$ is high, the encoder is completely disabled, the oscillator is inhibited, and the current drain is reduced to quiescent current. When $\overline{TE}$ is brought low, the oscillator is started and the transmit sequence begins. The inputs are then sequentially selected, and determinations are made as to the input logic states. This information is serially transmitted via the $D_{out}$ pin. # 3.2 MC145027 This decoder receives the serial data from the encoder and outputs the data, if it is valid. The transmitted data, consisting of two identical words, is examined bit by bit during reception. The first five trinary digits are assumed to be the address. If the received address matches the local address, the next four (data) bits are internally stored, but are not transferred to the output data latch. As the second encoded word is received, the address must again match. If a match occurs, the new data bits are checked against the previously stored data bits. If the two nibbles of data (four bits each) match, the data is transferred to the output data latch by VT and remains until new data replaces it. At the same time, the VT output pin is brought high and remains high until an error is received or until no input signal is received for four data periods (see Figure 11). Although the address information may be encoded in trinary, the data information must be either a 1 or 0. A trinary (open) data line is decoded as a logic 1. # 3.3 MC145028 This decoder operates in the same manner as the MC145027 except that nine address lines are used and no data output is available. The VT output is used to indicate that a valid address has been received. For transmission security, two identical transmitted words must be consecutively received before a VT output signal is issued. The MC145028 allows 19,683 addresses when trinary levels are used. 512 addresses are possible when binary levels are used. # 4 Pin Descriptions # 4.1 MC145026 Encoder A1 - A5, A6/D6 - A9/D9 Address, Address/Data Inputs (Pins 1 - 7, 9, and 10) These address/data inputs are encoded and the data is sent serially from the encoder via the D<sub>out</sub> pin. R<sub>S</sub>, C<sub>TC</sub>, R<sub>TC</sub> (Pins 11, 12, and 13) These pins are part of the oscillator section of the encoder (see Figure 10). Freescale Semiconductor ### **Pin Descriptions** If an external signal source is used instead of the internal oscillator, it should be connected to the $R_S$ input and the $R_{TC}$ and $C_{TC}$ pins should be left open. # TE # **Transmit Enable (Pin 14)** This active-low transmit enable input initiates transmission when forced low. An internal pull-up device keeps this input normally high. The pull-up current is specified in the Electrical Characteristics table. # D<sub>out</sub> Data Out (Pin 15) This is the output of the encoder that serially presents the encoded data word. # VSS # **Negative Power Supply (Pin 8)** The most-negative supply potential. This pin is usually ground. # $V_{DD}$ # **Positive Power Supply (Pin 16)** The most-positive power supply pin. # 4.2 MC145027 and MC145028 Decoders # A1 - A5, A1 - A9 Address Inputs (Pins 1 - 5)-MC145027, Address Inputs (Pins 1 - 5, 15, 14, 13, 12)-MC145028 These are the local address inputs. The states of these pins must match the appropriate encoder inputs for the VT pin to go high. The local address may be encoded with trinary or binary data. # D6 - D9 # Data Outputs (Pins 15, 14, 13, 12)-MC145027 Only These outputs present the binary information that is on encoder inputs A6/D6 through A9/D9. Only binary data is acknowledged; a trinary open at the MC145026 encoder is decoded as a high level (logic 1). # D<sub>in</sub> Data In (Pin 9) This pin is the serial data input to the decoder. The input voltage must be at CMOS logic levels. The signal source driving this pin must be dc coupled. # R<sub>1</sub>, C<sub>1</sub> Resistor 1, Capacitor 1 (Pins 6, 7) As shown in Figure 3 and Figure 4, these pins accept a resistor and capacitor that are used to determine whether a narrow pulse or wide pulse has been received. The time constant $R_1 \times C_1$ should be set to 1.72 encoder clock periods: $$R_1 C_1 = 3.95 R_{TC} C_{TC}$$ # R<sub>2</sub>/C<sub>2</sub> Resistor 2/Capacitor 2 (Pin 10) As shown in Figure 3 and Figure 4, this pin accepts a resistor and capacitor that are used to detect both the end of a received word and the end of a transmission. The time constant $R_2 \times C_2$ should be 33.5 encoder clock periods (four data periods per Figure 12): $R_2 C_2 = 77 R_{TC} C_{TC}$ . This time constant is used to determine whether the $D_{in}$ pin has remained low for four data periods (end of transmission). A separate on-chip comparator looks at the voltage-equivalent two data periods (0.4 $R_2 C_2$ ) to detect the dead time between received words within a transmission. # VT Valid Transmission Output (Pin 11) This valid transmission output goes high after the second word of an encoding sequence when the following conditions are satisfied: - 1. the received addresses of both words match the local decoder address, and - 2. the received data bits of both words match. VT remains high until either a mismatch is received or no input signal is received for four data periods. # V<sub>SS</sub> Negative Power Supply (Pin 8) The most-negative supply potential. This pin is usually ground. # V<sub>DD</sub> Positive Power Supply (Pin 16) The most-positive power supply pin. ## **Pin Descriptions** This oscillator operates at a frequency determined by the external RC network; i.e., $$f \approx \frac{1}{2.3 \; R_{TC} \; C_{TC'}} \quad \text{(Hz)}$$ $$for \; 1 \; kHz \leq f \leq 400 \; kHz$$ $$where: \; C_{TC'} = C_{TC} + C_{layout} + 12 \; pF$$ $$R_S \approx 2 \; R_{TC}$$ $$R_S \geq 20 \; k$$ $$R_{TC} \geq 10 \; k$$ $$400 \; pF < C_{TC} < 15 \; \mu F$$ The value for $R_S$ should be chosen to be $\geq 2$ times $R_{TC}.$ This range ensures that current through $R_S$ is insignificant compared to current through $R_{TC}.$ The upper limit for $R_S$ must ensure that $R_S$ x 5 pF (input capacitance) is small compared to $R_{TC}$ x $C_{TC}.$ For frequencies outside the indicated range, the formula is less accurate. The minimum recommended oscillation frequency of this circuit is 1 kHz. Susceptibility to externally induced noise signals may occur for frequencies below 1 kHz and/or when resistors utilized are greater than 1 $M\Omega.$ Figure 10. Encoder Oscillator Information Figure 11. Timing Diagram Figure 12. Encoder Data Waveforms Figure 13. f<sub>max</sub> vs C<sub>layout</sub> - Decoders Only Figure 14. MC145027 Flowchart Figure 15. MC145028 Flowchart MC145026, MC145027, MC145028 Technical Data, Rev. 4 # 5 MC145027 and MC145028 Timing To verify the MC145027 or MC145028 timing, check the waveforms on C1 (Pin 7) and R2/C2 (Pin 10) as compared to the incoming data waveform on D<sub>in</sub> (Pin 9). The R-C decay seen on C1 discharges down to $1/3~V_{DD}$ before being reset to $V_{DD}$ . This point of reset (labelled "DOS" in Figure 16) is the point in time where the decision is made whether the data seen on $D_{in}$ is a 1 or 0. DOS should not be too close to the $D_{in}$ data edges or intermittent operation may occur. The other timing to be checked on the MC145027 and MC145028 is on R2/C2 (see Figure 17). The R-C decay is continually reset to $V_{DD}$ as data is being transmitted. Only between words and after the end-of-transmission (EOT) does R2/C2 decay significantly from $V_{DD}$ . R2/C2 can be used to identify the internal end-of-word (EOW) timing edge which is generated when R2/C2 decays to 2/3 $V_{DD}$ . The internal EOT timing edge occurs when R2/C2 decays to 1/3 $V_{DD}$ . When the waveform is being observed, the R-C decay should go down between the 2/3 and 1/3 $V_{DD}$ levels, but not too close to either level before data transmission on $D_{in}$ resumes. Verification of the timing described above should ensure a good match between the MC145026 transmitter and the MC145027 and MC145028 receivers. Figure 16. R-C Decay on Pin 7 (C1) Figure 17. R-C Decay on Pin 10 (R2/C2) Example R/C Values (All Resistors and Capacitors are $\pm\,5\%$ ) $(C_{TC}' = C_{TC} + 20 pF)$ | f <sub>osc</sub> (kHz) | R <sub>TC</sub> | C <sub>TC′</sub> | R <sub>S</sub> | R <sub>1</sub> | C <sub>1</sub> | R <sub>2</sub> | C <sub>2</sub> | |------------------------|-----------------|------------------|----------------|----------------|----------------|----------------|----------------| | 362 | 10 k | 120 pF | 20 k | 10 k | 470 pF | 100 k | 910 pF | | 181 | 10 k | 240 pF | 20 k | 10 k | 910 pF | 100 k | 1800 pF | | 88.7 | 10 k | 490 pF | 20 k | 10 k | 2000 pF | 100 k | 3900 pF | | 42.6 | 10 k | 1020 pF | 20 k | 10 k | 3900 pF | 100 k | 7500 pF | | 21.5 | 10 k | 2020 pF | 20 k | 10 k | 8200 pF | 100 k | 0.015 μF | | 8.53 | 10 k | 5100 pF | 20 k | 10 k | 0.02 μF | 200 k | 0.02 μF | | 1.71 | 50 k | 5100 pF | 100 k | 50 k | 0.02 μF | 200 k | 0.1 μF | Figure 18. Typical Application ### **Package Dimensions** 6 - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: INCH. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. - DIMENSION B DOES NOT INCLUDE MOLD FLASH. ROUNDED CORNERS OPTIONAL. | | INC | MILLIM | ETERS | | |-----|-------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | В | 0.250 | 0.270 | 6.35 | 6.85 | | С | 0.145 | 0.175 | 3.69 | 4.44 | | D | 0.015 | 0.021 | 0.39 | 0.53 | | F | 0.040 | 0.70 | 1.02 | 1.77 | | G | 0.100 | BSC | 2.54 | BSC | | Н | 0.050 | BSC | 1.27 | BSC | | J | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.110 | 0.130 | 2.80 | 3.30 | | L | 0.295 | 0.305 | 7.50 | 7.74 | | M | 0° | 10° | 0° | 10° | | S | 0.020 | 0.040 | 0.51 | 1.01 | Figure 19. Outline Dimensions for P SUFFIX PLASTIC DIP (DUAL IN-LINE PACKAGE) (Case Outline 648-08, Issue R) Figure 20. Outline Dimensions for D SUFFIX SOG (SMALL OUTLINE GULL-WING) PACKAGE (Case Outline 751B-05, Issue K) MC145026, MC145027, MC145028 Technical Data, Rev. 4 Figure 21. Outline Dimensions for DW SUFFIX SOG (SMALL OUTLINE GULL-WING) PACKAGE (Case Outline 751G-04, Issue D) #### How to Reach Us: # Home Page: www.freescale.com support@freescale.com # **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com ### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH **Technical Information Center** Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. **Technical Information Center** 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005. All rights reserved.