August 2000 # **FQS4900** # Dual N & P-Channel, Logic Level MOSFET ### **General Description** These dual N and P-channel enhancement mode power field effect transistors are produced using Fairchild's proprietary, planar stripe, DMOS technology. This advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulse in the avalanche and commutation mode. This device is well suited for high interface in telephone sets. ### **Features** - N-Channel 1.3A, 60V, $\rm R_{DS(on)}$ = 0.55 $\Omega$ @ $\rm V_{GS}$ = 10 V $R_{DS(on)} = 0.65 \,\Omega \quad \text{@ V}_{GS} = 10 \,\text{V}$ P-Channel -0.3A, -300V, $R_{DS(on)} = 15.5 \,\Omega \\ \text{@ V}_{GS} = -10 \,\text{V}$ $R_{DS(on)} = 16 \,\Omega \quad \text{@ V}_{GS} = -10 \,\text{V}$ • Low gate charge ( typical N-Channel 1.6 nC) - (typical P-Channel 3.6 nC) - Fast switching - · Improved dv/dt capability ### Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted | Symbol | Parameter | | N-Channel | P-Channel | Units | | |-----------------------------------|----------------------------------------------------|--------------------------------------|-------------|-----------|-------|------| | $V_{DSS}$ | Drain-Source Voltage | | 60 | -300 | V | | | I <sub>D</sub> | Drain Current - Continuous (T <sub>A</sub> = 25°C) | | 1.3 | -0.3 | Α | | | | | - Continuous (T <sub>A</sub> = 70°C) | | 0.82 | -0.19 | Α | | I <sub>DM</sub> | Drain Curent | - Pulsed | (Note 1) | 5.2 | -1.2 | Α | | $V_{GSS}$ | Gate-Source Voltage | | ±20 | | V | | | dv/dt | Peak Diode Re | ecovery dv/dt | (Note 2) | 7.0 | 4.5 | V/ns | | $P_{D}$ | Power Dissipation (T <sub>A</sub> = 25°C) | | 2.0 | | W | | | | (T <sub>A</sub> = 70°C) | | 1.3 | | W | | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range | | -55 to +150 | | °C | | ### **Thermal Characteristics** | Symbol | Parameter | Тур | Max | Units | |-----------------|-----------------------------------------|-----|------|-------| | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | | 62.5 | °C/W | | Symbol | Parameter | Test Conditions | Type | Min | Тур | Max | Units | |---------------------|-------------------------------------|----------------------------------------------------|--------------|------|-----------|------------|----------| | Off Cha | aracteristics | | | | | | | | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA | N-Ch | 60 | | | V | | D33 | | V <sub>GS</sub> = 0 V, I <sub>D</sub> = -250 μA | P-Ch | -300 | | | V | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 60 V, V <sub>GS</sub> = 0 V | | | | 1 | μΑ | | | Zero Gate Voltage Brain Guirent | V <sub>DS</sub> = 48 V, T <sub>C</sub> = 55°C | N-Ch | | | 10 | μA | | | | V <sub>DS</sub> = -300 V, V <sub>GS</sub> = 0 V | D Ch | | | -1 | μΑ | | | | V <sub>DS</sub> = -240 V, T <sub>C</sub> = 55°C | P-Ch | | | -10 | μA | | I <sub>GSSF</sub> | Gate-Body Leakage Current, Forward | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V | All | | | 100 | nA | | I <sub>GSSR</sub> | Gate-Body Leakage Current, Reverse | V <sub>GS</sub> = -20 V, V <sub>DS</sub> = 0 V | All | | | -100 | nA | | On Cha | racteristics | | | | | | - | | V <sub>GS(th)</sub> | Gate Threshold Voltage | V <sub>DS</sub> = 4V, I <sub>D</sub> = 20 mA | N-Ch | 1.0 | | 1.95 | V | | · GS(III) | Gate Threshold Voltage | $V_{DS} = 4V, I_{D} = -20 \text{ mA}$ | P-Ch | -1.0 | | -1.95 | V | | R <sub>DS(on)</sub> | Static Drain-Source On-Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 0.65 A | | | 0.39 | 0.55 | Ω | | | | V <sub>GS</sub> = 5 V, I <sub>D</sub> = 0.65 A | N-Ch | | 0.46 | 0.65 | Ω | | | | V <sub>GS</sub> = -10 V, I <sub>D</sub> = -0.15 A | | | 11.2 | 15.5 | Ω | | | | V <sub>GS</sub> = -5 V, I <sub>D</sub> = -0.15 A | P-CH | | 11.4 | 16 | Ω | | 9 <sub>FS</sub> | Forward Transconductance | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 0.65 A | N-CH | | 1.7 | | S | | 010 | | V <sub>DS</sub> = -10 V, I <sub>D</sub> = -0.15 A | P-CH | | 0.6 | | S | | Switchi | ing Characteristics | N-Channel | N-Ch | | 5.7 | 21 | ns | | ·a(on) | Turn-On Delay Time | $V_{DD} = 30 \text{ V}, I_D = 1.3 \text{ A},$ | | | 10 | 30 | ns | | t <sub>r</sub> | Turn On Diag Time | $R_G = 25 \Omega$ | N-Ch | | 21 | 50 | ns | | | Turn-On Rise Time | | P-Ch | | 25 | 60 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | P-Channel | N-Ch | | 11 | 32 | ns | | | Turn on Belay Time | $V_{DD} = -150 \text{ V}, I_{D} = -0.3 \text{ A},$ | P-Ch | | 35 | 80 | ns | | t <sub>f</sub> | Turn-Off Fall Time | $R_G = 25 \Omega$ | N-Ch | | 17 | 45 | ns | | 0 | Total Cata Charge | N-Channel | P-Ch<br>N-Ch | | 47<br>1.6 | 105<br>2.1 | ns<br>nC | | $Q_g$ | Total Gate Charge | V <sub>DS</sub> = 48 V, I <sub>D</sub> = 1.3 A, | P-Ch | | 3.6 | 4.7 | nC | | Q <sub>gs</sub> | Gate-Source Charge | V <sub>GS</sub> = 5 V | N-Ch | | 0.28 | | nC | | ∽gs | Cate Course Charge | P-Channel | P-Ch | | 0.42 | | nC | | Q <sub>gd</sub> | Gate-Drain Charge | $V_{DS} = -240 \text{ V}, I_{D} = -0.3 \text{ A},$ | N-Ch | | 0.82 | | nC | | | | V <sub>GS</sub> = -5 V | P-Ch | | 2.1 | | nC | | Drain_S | Source Diode Characteristics a | nd Maximum Patings | | | | | | | I <sub>S</sub> | Maximum Continuous Drain-Source Did | | N-Ch | | | 1.3 | Α | | J | | | P-Ch | | | -0.3 | Α | | V <sub>SD</sub> | Drain-Source Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 1.3 A | N-Ch | | | 1.5 | V | | | ] | $V_{GS} = 0 \text{ V}, I_{S} = -0.3 \text{ A}$ | P-Ch | | | -4.0 | V | **Notes:**1. Repetitive Rating : Pulse width limited by maximum junction temperature 3. Pulse Test : Pulse width $\leq 300\mu s$ , Duty cycle $\leq 2\%$ 4. Essentially independent of operating temperature # **Typical Characteristics : N-Channel** Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance Variation vs. Drain Current and Gate Voltage Figure 4. Body Diode Forward Voltage Variation vs. Source Current and Temperature Figure 5. Capacitance Characteristics Figure 6. Gate Charge Characteristics # Typical Characteristics: N-Channel (Continued) Figure 7. Breakdown Voltage Variation vs. Temperature Figure 8. On-Resistance Variation vs. Temperature Figure 9. Maximum Safe Operating Area Figure 10. Maximum Drain Current vs. Case Temperature Figure 11. Transient Thermal Response Curve # Typical Characteristics: P-Channel (Continued) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance Variation vs. Drain Current and Gate Voltage Figure 4. Body Diode Forward Voltage Variation vs. Source Current and Temperature Figure 5. Capacitance Characteristics Figure 6. Gate Charge Characteristics # **Typical Characteristics: P-Channel** (Continued) Figure 7. Breakdown Voltage Variation vs. Temperature Figure 8. On-Resistance Variation vs. Temperature Figure 9. Maximum Safe Operating Area Figure 10. Maximum Drain Current vs. Case Temperature Figure 11. Transient Thermal Response Curve # Gate Charge Test Circuit & Waveform ## **Resistive Switching Test Circuit & Waveforms** #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. $\begin{array}{ll} \mathsf{FACT}^\mathsf{TM} & \mathsf{QFET}^\mathsf{TM} \\ \mathsf{FACT} \ \mathsf{Quiet} \ \mathsf{Series}^\mathsf{TM} & \mathsf{QS}^\mathsf{TM} \end{array}$ FAST<sup>®</sup> Quiet Series<sup>™</sup> SuperSOT<sup>™</sup>-3 GTO<sup>™</sup> SuperSOT<sup>™</sup>-6 #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR INTERNATIONAL. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ### **PRODUCT STATUS DEFINITIONS** #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |