## ANALOG 8-Bit, High-Speed, Multiplying D/A Converter (Universal Digital Logic Interface) (Universal Digital Logic Interface) DACO8 ### **FEATURES** Fast Settling Output Current: 85 ns Full-Scale Current Prematched to ±1 LSB Direct Interface to TTL, CMOS, ECL, HTL, PMOS Nonlinearity to 0.1% Maximum over **Temperature Range** **High Output Impedance and Compliance:** -10 V to +18 V **Complementary Current Outputs** Wide Range Multiplying Capability: 1 MHz Bandwidth Low FS Current Drift: ±10 ppm/°C Wide Power Supply Range: ±4.5 V to ±18 V Low Power Consumption: 33 mW @ ±5 V **Low Cost** Available in Die Form ### **GENERAL DESCRIPTION** The DAC08 series of 8-bit monolithic digital-to-analog converters provide very high-speed performance coupled with low cost and outstanding applications flexibility. Advanced circuit design achieves 85 ns settling times with very low "glitch" energy and at low power consumption. Monotonic multiplying performance is attained over a wide 20-to-1 reference current range. Matching to within 1 LSB between reference and full-scale currents eliminates the need for full-scale trimming in most applications. Direct interface to all popular logic families with full noise immunity is provided by the high swing, adjustable threshold logic input. High voltage compliance complementary current outputs are provided, increasing versatility and enabling differential operation to effectively double the peak-to-peak output swing. In many applications, the outputs can be directly converted to voltage without the need for an external op amp. All DAC08 series models guarantee full 8-bit monotonicity, and nonlinearities as tight as $\pm 0.1\%$ over the entire operating temperature range are available. Device performance is essentially unchanged over the $\pm 4.5$ V to $\pm 18$ V power supply range, with 33 mW power consumption attainable at ±5 V supplies. The compact size and low power consumption make the DAC08 attractive for portable and military/aerospace applications; devices processed to MIL-STD-883, Level B are available. DAC08 applications include 8-bit, 1 µs A/D converters, servo motor and pen drivers, waveform generators, audio encoders and attenuators, analog meter drivers, programmable power supplies, CRT display drivers, high-speed modems and other applications where low cost, high speed and complete input/ output versatility are required. ### FUNCTIONAL BLOCK DIAGRAM ## **DACO8-SPECIFICATIONS** **ELECTRICAL CHARACTERISTICS** (@ $V_S = \pm 15$ V, $I_{REF} = 2.0$ mA, $-55^{\circ}C \le T_A \le +125^{\circ}C$ for DAC08/08A, $0^{\circ}C \le T_A \le +70^{\circ}C$ for DAC08E and DAC08H, $-40^{\circ}C$ to $+85^{\circ}C$ for DAC08C, unless otherwise noted. Output characteristics refer to both $I_{OUT}$ and $\overline{I_{OUT}}$ .) | | | | Ι | | | | DACOOF | | | DAGGG | | | |--------------------------------|---------------------|---------------------------------------------------|---------|----------------|-----------|------|---------------|-------|------|---------------|--------------|-----------------------------| | Parameter | Symbol | Conditions | Min | OAC08A/<br>Typ | н<br>Мах | Min | DAC08E<br>Typ | Max | Min | DAC08C<br>Typ | Max | Unit | | Resolution | | | 8 | | | 8 | | | 8 | | | Bits | | Monotonicity | | | 8 | | | 8 | | | 8 | | | Bits | | - | NL | | 0 | | ±0.1 | 0 | | ±0.10 | 0 | | +0.20 | % FS | | Nonlinearity | | T- 11/0 I CD | | 0.5 | ±0.1 | | 0.5 | ±0.19 | | 0.5 | ±0.39 | | | Settling Time | t <sub>S</sub> | To ±1/2 LSB, | | 85 | 135 | | 85 | 150 | | 85 | 150 | ns | | | | All Bits Switched ON | | | | | | | | | | | | D ' D1 | | or OFF, $T_A = 25^{\circ}C^1$ | | | | | | | | | | | | Propagation Delay | | E 25001 | | 2.5 | | | 25 | | | 2.5 | | | | Each Bit | t <sub>PLH</sub> | $T_A = 25^{\circ}C^1$ | | 35 | 60 | | 35 | 60 | | 35 | 60 | ns | | All Bits Switched | t <sub>PHL</sub> | | | 35 | 60 | | 35 | 60 | | 35 | 60 | ns | | Full-Scale Tempco <sup>1</sup> | $TCI_{FS}$ | D | | ±10 | ±50 | | ±10 | ±80 | | ±10 | ±80 | ppm/°C | | | | DAC08E | | | | | | ±50 | | | | | | Output Voltage | | | | | | | | | | | | | | Compliance | V <sub>oc</sub> | Full-Scale Current | | | | | | | | | | | | (True Compliance) | | Change <1/2 LSB, | -10 | | +18 | -10 | | +18 | -10 | | +18 | V | | | | $R_{OUT} > 20 M\Omega \text{ typ}$ | | | | | | | | | | | | Full Range Current | $I_{FR4}$ | $V_{REF} = 10.000 \text{ V}$ | 1.984 | 1.992 | 2.000 | 1.94 | 1.99 | 2.04 | 1.94 | 1.99 | 2.04 | mA | | | | R14, R15 = $5.000 \text{ k}\Omega$ | | | | | | | | | | | | | | $T_A = 25^{\circ}C$ | | | | | | | | | | | | Full Range Symmetry | $I_{FRS}$ | $I_{FR4} - I_{FR2}$ | | $\pm 0.5$ | $\pm 4$ | | ±1 | ±8 | | ±2 | ±16 | μA | | Zero-Scale Current | I <sub>ZS</sub> | | | 0.1 | 1 | | 0.2 | 2 | | 0.2 | 4 | μA | | Output Current Range | I <sub>OR1</sub> | R14, R15 = $5.000 \text{ k}\Omega$ | 2.1 | | | 2.1 | | | 2.1 | | | mA | | | I <sub>OR2</sub> | $V_{REF} = +15.0 \text{ V},$ | | | | | | | | | | | | | | V = -10 V | | | | | | | | | | | | | | $V_{REF} = +25.0 \text{ V},$ | 4.2 | | | 4.2 | | | 4.2 | | | mA | | | | V- = -12 V | | | | | | | | | | | | Output Current Noise | | $I_{REF} = 2 \text{ mA}$ | | 25 | | | 25 | | | 25 | | nA | | Logic Input Levels | | | | | | | | | | | | | | Logic "0" | $V_{IL}$ | $V_{LC} = 0 V$ | | | 0.8 | | | 0.8 | | | 0.8 | V | | Logic Input "1" | $V_{IL}$ | | 2 | | | 2 | | | 2 | | | V | | Logic Input Current | | $V_{LC} = 0 \text{ V}$ | | | | | | | | | | | | Logic "0" | $I_{IL}$ | $V_{IN} = -10 \text{ V to } +0.8 \text{ V}$ | | -2 | -10 | | -2 | -10 | | -2 | -10 | μA | | Logic Input "1" | I <sub>IH</sub> | $V_{IN} = 2.0 \text{ V to } 18 \text{ V}$ | | 0.002 | 10 | | 0.002 | 10 | | 0.002 | 10 | μA | | Logic Input Swing | V <sub>IS</sub> | V- = -15 V | -10 | | +18 | -10 | | +18 | -10 | | +18 | v | | Logic Threshold Range | V <sub>THR</sub> | $V_S = \pm 15 \text{ V}^1$ | -10 | | +13.5 | -10 | | +13.5 | -10 | | +13.5 | V | | Reference Bias Current | I <sub>15</sub> | | | -1 | -3 | | -1 | -3 | | -1 | -3 | μA | | Reference Input | dI/dt | $R_{EQ} = 200 \Omega$ | 4 | 8 | | 4 | 8 | | 4 | 8 | | mA/μs | | Slew Rate | | $R_{\rm L} = 100 \Omega$ | | | | | | | | | | | | | | $C_C = 0 pF$ See Fast Pu | lsed Re | f. Info Fo | llowing.1 | | | | | | | | | Power Supply Sensitivity | PSSI <sub>FS+</sub> | V+ = 4.5 V to 18 V | | ±0.0003 | _ | | ±0.0003 | ±0.01 | | ±0.0003 | $3 \pm 0.01$ | $\%\Delta I_O/\%\Delta V+$ | | TI J | PSSI <sub>FS</sub> | V = -4.5 V to $-18 V$ | | ±0.002 | | | ±0.002 | | | ±0.002 | | $\%\Delta I_{O}/\%\Delta V$ | | | 15 | $I_{REF} = 1.0 \text{ mA}$ | | | | | | | | | | 0 _ | | | | | | | | | | | | | | | | Power Supply Current | I+ | $V_S = \pm 5 \text{ V}, I_{REF} = 1.0 \text{ mA}$ | | 2.3 | 3.8 | | 2.3 | 3.8 | | 2.3 | 3.8 | mA | | | I– | | | -4.3 | -5.8 | | -4.3 | -5.8 | | -4.3 | -5.8 | mA | | | I+ | $V_S = +5 \text{ V}, -15 \text{ V},$ | | 2.4 | 3.8 | | 2.4 | 3.8 | | 2.4 | 3.8 | mA | | | I– | $I_{REF} = 2.0 \text{ mA}$ | | -6.4 | -7.8 | | -6.4 | -7.8 | | -6.4 | -7.8 | mA | | | I+ | $V_S = \pm 15 \text{ V},$ | | 2.5 | 3.8 | | 2.5 | 3.8 | | 2.5 | 3.8 | mA | | | I– | $I_{REF} = 2.0 \text{ mA}$ | | -6.5 | -7.8 | | -6.5 | -7.8 | | -6.5 | -7.8 | mA | | Power Dissipation | $P_{\mathrm{D}}$ | ±5 V, I <sub>REF</sub> = 1.0 mA | | 33 | 48 | | 33 | 48 | | 33 | 48 | mW | | 1 onei Dissipation | * D | +5 V, -15 V, | | ,, | 10 | | ,, | 10 | | 55 | 10 | *** | | | | $I_{REF} = 2.0 \text{ mA}$ | | 108 | 136 | | 103 | 136 | | 108 | 136 | mW | | | | | | | | | | | | | | | | | | $\pm 15 \text{ V}, I_{REF} = 2.0 \text{ mA}$ | | 135 | 174 | | 135 | 174 | | 135 | 174 | mW | NOTES Specifications subject to change without notice. -2- REV. B <sup>&</sup>lt;sup>1</sup>Guaranteed by design. ## | Parameter | Symbol | Conditions | All Grades<br>Typical | Unit | |-----------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------|-----------------------|-------------| | Reference Input Slew Rate<br>Propagation Delay<br>Settling Time | dI/dt<br>t <sub>PLH</sub> , t <sub>PHL</sub><br>t <sub>S</sub> | $T_A = 25$ °C, Any Bit<br>To $\pm 1/2$ LSB, All Bits | 8<br>35 | mΑ/μs<br>ns | | S | | Switched ON or OFF,<br>$T_A = 25^{\circ}C$ | 85 | ns | Specifications subject to change without notice. ### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | 1120020121111111111111 | | |----------------------------------------------------|---| | Operating Temperature | | | DAC08AQ, Q | 2 | | DAC08HQ, EQ, CQ, HP, EP 0°C to +70°C | 2 | | DAC08CP, CS40°C to +85°C | 2 | | Junction Temperature ( $T_I$ )65°C to +150°C | 2 | | Storage Temperature Q Package65°C to +150°C | 2 | | Storage Temperature P Package65°C to +125°C | 2 | | Lead Temperature (Soldering, 60 sec) 300°C | 2 | | V+ Supply to V- Supply | V | | Logic Inputs V- to V- plus 36 V | V | | V <sub>LC</sub> V– to V– | H | | Analog Current Outputs (at $V_{S}$ = 15 V) 4.25 mA | ١ | | Reference Input $(V_{14} \text{ to } V_{15})$ | H | | Reference Input Differential Voltage | | | $(V_{14} \text{ to } V_{15})$ $\pm 18 \text{ V}$ | V | | Reference Input Current (I <sub>14</sub> ) 5.0 mA | ł | | | | | Package Type | $\theta_{JA}^2$ | $\theta_{ m JC}$ | Unit | |-------------------------|-----------------|------------------|------| | 16-Lead Cerdip (Q) | 100 | 16 | °C/W | | 16-Lead Plastic DIP (P) | 82 | 39 | °C/W | | 20-Terminal LCC (RC) | 76 | 36 | °C/W | | 16-Lead SO (S) | 111 | 35 | °C/W | #### NOTES ### ORDERING GUIDE1 | Model | NL | Temperature<br>Range | Package<br>Description | Package<br>Option | # Parts Per<br>Container | |----------------------------|--------|----------------------|------------------------|---------------------|--------------------------| | DAC08AQ | ±0.10% | −55°C to +125°C | Cerdip-16 | Q-16 | 25 | | DAC08AQ <sup>2</sup> /883C | ±0.10% | –55°C to +125°C | Cerdip-16 | Q-16 | 25 | | DAC08HP | ±0.10% | 0°C to 70°C | P-DIP-16 | N-16 | 25 | | DAC08HQ | ±0.10% | 0°C to 70°C | Cerdip-16 | Q-16 | 25 | | DAC08Q | ±0.19% | –55°C to +125°C | Cerdip-16 | Q-16 | 25 | | DAC08Q <sup>2</sup> /883C | ±0.19% | –55°C to +125°C | Cerdip-16 | Q-16 | 25 | | DAC08RC/883C | ±0.19% | –55°C to +125°C | LCC-20 | E-20 | 55 | | DAC08EP | ±0.19% | 0°C to 70°C | P-DIP-16 | N-16 | 25 | | DAC08EQ | ±0.19% | 0°C to 70°C | Cerdip-16 | Q-16 | 25 | | DAC08ES | ±0.19% | 0°C to 70°C | SO-16 | R-16A (Narrow Body) | 47 | | DAC08ES-REEL | ±0.19% | 0°C to 70°C | SO-16 | R-16A (Narrow Body) | 2500 | | DAC08CP | ±0.39% | –40°C to +85°C | P-DIP-16 | N-16 | 25 | | DAC08CQ | ±0.39% | 0°C to 70°C | Cerdip-16 | Q-16 | 25 | | DAC08CS | ±0.39% | –40°C to +85°C | SO-16 | R-16A (Narrow Body) | 47 | | DAC08CS-REEL | ±0.39% | –40°C to +85°C | SO-16 | R-16A (Narrow Body) | 2500 | | DAC08NBC | ±0.10% | 25°C | DICE | | | | DAC08GBC | ±0.19% | 25°C | DICE | | | | DAC08GRBC | ±0.39% | 25°C | DICE | | | #### NOTES #### CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the DAC08 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. B –3– <sup>&</sup>lt;sup>1</sup>Absolute maximum ratings apply to both DICE and packaged parts, unless otherwise noted. $<sup>^2\</sup>theta_{JA}$ is specified for worst-case mounting conditions, i.e., $\theta_{JA}$ is specified for device in socket for cerdip, Plastic DIP, and LCC packages; $\theta_{JA}$ is specified for device soldered to printed circuit board for SO package. <sup>&</sup>lt;sup>1</sup>Devices processed in total compliance to MIL-STD-883. Consult factory for 883 data sheet. <sup>&</sup>lt;sup>2</sup>For availability and burn-in information on SO and PLCC packages, contact your local sales office. The DAC08 contains 84 transistors. Die size 63 mil x 87 mil = 5,481 square mils. ### PIN CONNECTIONS ### 16-Lead Dual-In-Line Package (Q and P Suffix) ### 16-Lead SO (S Suffix) ### DAC08RC/883 20-Lead LCC (RC Suffix) ### DICE CHARACTERISTICS (125°C Tested Dice Available) 1. V<sub>LC</sub> 2. I<sub>OUT</sub> 3. V4. I<sub>OUT</sub> 5. BIT 1 (MSB) 6. BIT 2 7. BIT 3 8. BIT 4 9. BIT 5 10. BIT 6 11. BIT 7 12. BIT 8 (LSB) 13. V+ 14. V<sub>REF</sub> (+) 15. V<sub>REF</sub> (-) 15. V<sub>REF</sub> (-) 16. COMP DIE SIZE 0.087 $\times$ 0.063 inch, 5,270 sq. mils (2.209 $\times$ 1.60 mm, 3.54 sq. mm) -4-REV. B # **WAFER TEST LIMITS** (@ $V_S = \pm 15$ V, $I_{REF} = 2.0$ mA; $T_A = 25$ °C, unless otherwise noted. Output characteristics apply to both $I_{OUT}$ .) | Parameter | Symbol | Conditions | DAC08N<br>Limit | DAC08G<br>Limit | DAC08GR<br>Limit | Unit | |------------------------|---------------------|---------------------------------------------|-----------------|-----------------|------------------|--------------| | Resolution | | | 8 | 8 | 8 | Bits min | | Monotonicity | | | 8 | 8 | 8 | Bits min | | Nonlinearity | NL | | ±0.1 | ±0.19 | ±0.39 | % FS max | | Output Voltage | V <sub>oc</sub> | Full-Scale Current | +18 | +18 | +18 | V max | | Compliance | | Change < 1/2 LSB | -10 | -10 | -10 | V min | | Full-Scale Current | I <sub>FS4</sub> or | $V_{REF} = 10.000 \text{ V}$ | 2.04 | 2.04 | 2.04 | mA max | | | $I_{FS2}$ | $R_{14}, R_{15} = 5.000 \text{ k}\Omega$ | 1.94 | 1.94 | 1.94 | mA min | | Full-Scale Symmetry | I <sub>FSS</sub> | | ±8 | ±8 | ±16 | μA max | | Zero-Scale Current | I <sub>ZS</sub> | | 2 | 4 | 4 | μA max | | Output Current Range | I <sub>FS1</sub> or | V = -10 V, | | | | | | | | $V_{REF} = +15 \text{ V}$ | 2.1 | 2.1 | 2.1 | mA min | | | | V- = -12 V, | | | | | | | $I_{FS2}$ | $V_{REF} = +25 \text{ V}$ | 4.2 | 4.2 | 4.2 | mA min | | | | $R_{14}, R_{15} = 5.000 \text{ k}\Omega$ | | | | | | Logic Input "0" | $V_{IL}$ | | 0.8 | 0.8 | 0.8 | V max | | Logic Input "1" | $V_{IH}$ | | 2 | 2 | 2 | V min | | Logic Input Current | | $V_{LC} = 0 V$ | | | | | | Logic "0" | $I_{IL}$ | $V_{IN} = -10 \text{ V to } +0.8 \text{ V}$ | ±10 | ±10 | ±10 | μA max | | Logic "1" | $I_{IH}$ | $V_{IN} = +2.0 \text{ V to } +18 \text{ V}$ | ±10 | ±10 | ±10 | μA max | | Logic Input Swing | $V_{IS}$ | V- = -15 V | +18 | +18 | +18 | V max | | | | | -10 | -10 | -10 | V min | | Reference Bias Current | I <sub>15</sub> | | -3 | -3 | -3 | μA max | | Power Supply | $PSSI_{FS+}$ | V + = +4.5 V to +18 V | 0.01 | 0.01 | 0.01 | % FS/% V max | | Sensitivity | $PSSI_{FS-}$ | V = -4.5 V to -18 V | | | | | | | | $I_{REF} = 1.0 \text{ mA}$ | | | | | | Power Supply Current | I+ | $V_S = \pm 15 \text{ V}$ | 3.8 | 3.8 | 3.8 | mA max | | | | $I_{REF} \le 2.0 \text{ mA}$ | -7.8 | -7.8 | -7.8 | μA max | | Power Dissipation | $P_{\mathrm{D}}$ | $V_S = \pm 15 \text{ V}$ | 174 | 174 | 174 | mW max | | | | $I_{REF} \le 2.0 \text{ mA}$ | | | | | NOTE Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing. REV. B -5- Figure 1. Pulsed Reference Operation Figure 2. Burn-in Circuit Figure 3. Fast Pulsed Reference Operation Figure 4. True and Complementary Output Operation Figure 5. LSB Switching Figure 6. Full-Scale Settling Time -6- REV. B ### **Typical Performance Characteristics—DAC08** TPC 1. Full-Scale Current vs. Reference Current TPC 2. LSB Propagation Delay vs. I<sub>FS</sub> TPC 3. Reference Input Frequency Response TPC 4. Reference Amp Common-Mode Range TPC 5. Logic Input Current vs. Input Voltage TPC 6. $V_{TH}$ – $V_{LC}$ vs. Temperature TPC 7. Output Current vs. Output Voltage (Output Voltage Compliance) TPC 8. Output Voltage Compliance vs. Temperature NOTE: B1 THROUGH B8 HAVE IDENTICAL TRANSFER CHARACTERISTICS. BITS ARE FULLY SWITCHED WITH LESS THAN 1/2 LSB ERROR, AT LESS THAN ±100mV FROM ACTUAL THRESHOLD. THESE SWITCHING POINTS ARE GUARANTEED TO LIE BETWEEN 0.8V AND 2.0V OVERTHE OPERATING TEMPERATURE RANGE (V<sub>LC</sub> = 0.0V). TPC 9. Bit Transfer Characteristics REV. B -7- TPC 10. Power Supply Current vs. V+ TPC 11. Power Supply Current vs. V- TPC 12. Power Supply Current vs. Temperature ### **BASIC CONNECTIONS** Figure 8. Basic Positive Reference Operation Figure 9. Basic Unipolar Negative Operation –8– REV. B Figure 10. Basic Bipolar Output Operation Figure 11. Recommended Full-Scale Adjustment Circuit Figure 12. Basic Negative Reference Operation Figure 13. Offset Binary Operation FOR COMPLEMENTARY OUTPUT (OPERATION AS A NEGATIVE LOGIC DAC), CONNECT INVERTING INPUT OF OP AMP TO $\overline{I_0}$ (PIN 2); CONNECT I $_0$ (PIN 4) TO GROUND. Figure 14. Positive Low Impedance Output Operation FOR COMPLEMENTARY OUTPUT (OPERATION AS A NEGATIVE LOGIC DAC), CONNECT NONINVERTING INPUT OF OP AMP TO I $_0$ (PIN 2); CONNECT I $_0$ (PIN 4) TO GROUND. Figure 15. Negative Low Impedance Output Operation Figure 16. Interfacing with Various Logic Families ### DACO8 ### APPLICATION INFORMATION REFERENCE AMPLIFIER SETUP The DAC08 is a multiplying D/A converter in which the output current is the product of a digital number and the input reference current. The reference current may be fixed or may vary from nearly zero to 4.0 mA. The full-scale output current is a linear function of the reference current and is given by: $$I_{FR} = \frac{255}{256} \times I_{REF}$$ , where $I_{REF} = I_{14}$ In positive reference applications, an external positive reference voltage forces current through R14 into the $V_{REF(+)}$ terminal (Pin 14) of the reference amplifier. Alternatively, a negative reference may be applied to $V_{REF(-)}$ at Pin 15; reference current flows from ground through R14 into $V_{REF(+)}$ as in the positive reference case. This negative reference connection has the advantage of a very high impedance presented at Pin 15. The voltage at Pin 14 is equal to and tracks the voltage at Pin 15 due to the high gain of the internal reference amplifier. R15 (nominally equal to R14) is used to cancel bias current errors; R15 may be eliminated with only a minor increase in error. Bipolar references may be accommodated by offsetting $V_{REF}$ or Pin 15. The negative common-mode range of the reference amplifier is given by: $V_{CM^-} = V_-$ plus ( $I_{REF} \times 1~k\Omega$ ) plus 2.5 V. The positive common-mode range is V+ less 1.5 V. When a dc reference is used, a reference bypass capacitor is recommended. A 5.0 V TTL logic supply is not recommended as a reference. If a regulated power supply is used as a reference, R14 should be split into two resistors with the junction bypassed to ground with a $0.1 \mu\text{F}$ capacitor. For most applications the tight relationship between $I_{REF}$ and $I_{FS}$ will eliminate the need for trimming $I_{REF}$ . If required, full-scale trimming may be accomplished by adjusting the value of R14, or by using a potentiometer for R14. An improved method of full-scale trimming which eliminates potentiometer T.C. effects is shown in the recommended full-scale adjustment circuit. Using lower values of reference current reduces negative power supply current and increases reference amplifier negative common-mode range. The recommended range for operation with a dc reference current is 0.2 mA to 4.0 mA. ## REFERENCE AMPLIFIER COMPENSATION FOR MULTIPLYING APPLICATIONS AC reference applications will require the reference amplifier to be compensated using a capacitor from Pin 16 to V–. The value of this capacitor depends on the impedance presented to Pin 14: for R14 values of 1.0, 2.5 and 5.0 k $\Omega$ , minimum values of $C_C$ are 15, 37 and 75 pF. Larger values of R14 require proportionately increased values of $C_C$ for proper phase margin, so the ratio of $C_C$ (pF) to R14 (k $\Omega$ ) = 15. For fastest response to a pulse, low values of R14 enabling small $C_C$ values should be used. If Pin 14 is driven by a high impedance such as a transistor current source, none of the above values will suffice and the amplifier must be heavily compensated which will decrease overall bandwidth and slew rate. For R14 = 1 k $\Omega$ and $C_C$ = 15 pF, the reference amplifier slews at 4 mA/ $\mu$ s enabling a transition from $I_{REF}$ = 0 to $I_{REF}$ = 2 mA in 500 ns. Operation with pulse inputs to the reference amplifier may be accommodated by an alternate compensation scheme. This technique provides lowest full-scale transition times. An internal clamp allows quick recovery of the reference amplifier from a cutoff ( $I_{REF}$ = 0) condition. Full-scale transition (0 mA to 2 mA) occurs in 120 ns when the equivalent impedance at Pin 14 is 200 $\Omega$ and $C_C$ = 0. This yields a reference slew rate of 16 mA/µs, which is relatively independent of $R_{IN}$ and $V_{IN}$ values. #### LOGIC INPUTS The DAC08 design incorporates a unique logic input circuit that enables direct interface to all popular logic families and provides maximum noise immunity. This feature is made possible by the large input swing capability, 2 µA logic input current and completely adjustable logic threshold voltage. For V = -15 V, the logic inputs may swing between -10 V and +18 V. This enables direct interface with 15 V CMOS logic, even when the DAC08 is powered from a 5 V supply. Minimum input logic swing and minimum logic threshold voltage are given by: V– plus (I\_{REF} $\times$ 1 $k\Omega)$ plus 2.5 V. The logic threshold may be adjusted over a wide range by placing an appropriate voltage at the logic threshold control pin (Pin 1, $V_{LC}$ ). The appropriate graph shows the relationship between V<sub>LC</sub> and V<sub>TH</sub> over the temperature range, with V<sub>TH</sub> nominally 1.4 above V<sub>LC</sub>. For TTL and DTL interface, simply ground pin 1. When interfacing ECL, an $I_{REF} = 1$ mA is recommended. For interfacing other logic families, see preceding page. For general set-up of the logic control circuit, it should be noted that Pin 1 will source 100 µA typical; external circuitry should be designed to accommodate this current. Fastest settling times are obtained when Pin 1 sees a low impedance. If Pin 1 is connected to a 1 $k\Omega$ divider, for example, it should be bypassed to ground by a 0.01 $\mu$ F capacitor. ### ANALOG OUTPUT CURRENTS Both true and complemented output sink currents are provided where $I_O + I_O = I_{FS}$ . Current appears at the "true" $(I_O)$ output when a "1" (logic high) is applied to each logic input. As the binary count increases, the sink current at pin 4 increases proportionally, in the fashion of a "positive logic" D/A converter. When a "0" is applied to any input bit, that current is turned off at Pin $\underline{4}$ and turned on at Pin 2. A decreasing logic count increases $\overline{I_O}$ as in a negative or inverted logic D/A converter. Both outputs may be used simultaneously. If one of the outputs is not required, it must be connected to ground or to a point capable of sourcing $I_{FS}$ ; do not leave an unused output pin open. Both outputs have an extremely wide voltage compliance enabling fast direct current-to-voltage conversion through a resistor tied to ground or other voltage source. Positive compliance is 36 V above V– and is independent of the positive supply. Negative compliance is given by V– plus ( $I_{REF} \times 1~k\Omega$ ) plus 2.5 V. The dual outputs enable double the usual peak-to-peak load swing when driving loads in quasi-differential fashion. This feature is especially useful in cable driving, CRT deflection and in other balanced applications such as driving center-tapped coils and transformers. ### **POWER SUPPLIES** The DAC08 operates over a wide range of power supply voltages from a total supply of 9 V to 36 V. When operating at supplies of $\pm 5$ V or less, $I_{REF} \leq 1$ mA is recommended. Low reference current operation decreases power consumption and increases negative compliance, reference amplifier negative common-mode –10– REV. B range, negative logic input range and negative logic threshold range; consult the various figures for guidance. For example, operation at $-4.5~\rm V$ with $\rm I_{REF}=2~mA$ is not recommended because negative output compliance would be reduced to near zero. Operation from lower supplies is possible; however, at least $8~\rm V$ total must be applied to ensure turn-on of the internal bias network. Symmetrical supplies are not required, as the DAC08 is quite insensitive to variations in supply voltage. Battery operation is feasible as no ground connection is required: however, an artificial ground may be used to ensure logic swings, etc., remain between acceptable limits. Power consumption may be calculated as follows: $$P_D = (I+) (V+) + (I-) (V-)$$ A useful feature of the DAC08 design is that supply current is constant and independent of input logic states; this is useful in cryptographic applications and further serves to reduce the size of the power supply bypass capacitors. #### TEMPERATURE PERFORMANCE The nonlinearity and monotonicity specifications of the DAC08 are guaranteed to apply over the entire rated operating temperature range. Full-scale output current drift is low, typically $\pm 10$ ppm/°C, with zero-scale output current and drift essentially negligible compared to 1/2 LSB. The temperature coefficient of the reference resistor R14 should match and track that of the output resistor for minimum overall full-scale drift. Settling times of the DAC08 decrease approximately 10% at -55°C; at +125°C an increase of about 15% is typical. The reference amplifier must be compensated by using a capacitor from pin 16 to V–. For fixed reference operation, a 0.01 $\mu F$ capacitor is recommended. For variable reference applications, see "Reference Amplifier Compensation for Multiplying Applications" section. ### MULTIPLYING OPERATION The DAC08 provides excellent multiplying performance with an extremely linear relationship between $I_{FS}$ and $I_{REF}$ over a range of 4 $\mu A$ to 4 mA. Monotonic operation is maintained over a typical range of $I_{REF}$ from 100 $\mu A$ to 4.0 mA. #### **SETTLING TIME** The DAC08 is capable of extremely fast settling times, typically 85 ns at $I_{REF}=2.0$ mA. Judicious circuit design and careful board layout must be employed to obtain full performance potential during testing and application. The logic switch design enables propagation delays of only 35 ns for each of the 8 bits. Settling time to within 1/2 LSB of the LSB is therefore 35 ns, with each progressively larger bit taking successively longer. The MSB settles in 85 ns, thus determining the overall settling time of 85 ns. Settling to 6-bit accuracy requires about 65 ns to 70 ns. The output capacitance of the DAC08 including the package is approximately 15 pF, therefore the output RC time constant dominates settling time if $R_{\rm L} > 500~\Omega$ . Settling time and propagation delay are relatively insensitive to logic input amplitude and rise and fall times, due to the high gain of the logic switches. Settling time also remains essentially constant for $I_{\rm REF}$ values. The principal advantage of higher $I_{\rm REF}$ values lies in the ability to attain a given output level with lower load resistors, thus reducing the output RC time constant. Measurement of settling time requires the ability to accurately resolve $\pm 4~\mu A$ , therefore a 1 k $\Omega$ load is needed to provide adequate drive for most oscilloscopes. The settling time fixture shown in schematic labelled "Settling Time Measurement" uses a cascade design to permit driving a 1 k $\Omega$ load with less than 5 pF of parasitic capacitance at the measurement node. At $I_{REF}$ values of less than 1.0 mA, excessive RC damping of the output is difficult to prevent while maintaining adequate sensitivity. However, the major carry from 01111111 to 10000000 provides an accurate indicator of settling time. This code change does not require the normal 6.2 time constants to settle to within $\pm 0.2\%$ of the final value, and thus settling times may be observed at lower values of $I_{REF}$ . DAC08 switching transients or "glitches" are very low and may be further reduced by small capacitive loads at the output at a minor sacrifice in settling time. Fastest operation can be obtained by using short leads, minimizing output capacitance and load resistor values, and by adequate bypassing at the supply, reference, and $V_{\rm LC}$ terminals. Supplies do not require large electrolytic bypass capacitors as the supply current drain is independent of input logic states; 0.1 $\mu$ F capacitors at the supply pins provide full transient protection. Figure 17. Settling Time Measurement #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). ### 16-Lead Plastic DIP (N-16) ### 16-Lead Cerdip (Q-16) ### 16-Lead SO (R-16A) ### 20-Terminal Leadless Chip Carrier (E-20) ### **Revision History** | Location | Page | |-------------------------------------------------|------| | Data Sheet changed from REV. A to REV. B. | | | Edits to SPECIFICATIONS | | | Edits to ABSOLUTE MAXIMUM RATINGS | | | Edits to ORDERING GUIDE | | | Edits to WAFER TEST LIMITS | 5 | | Edit to Figure 13 | 8 | | Edits to Figures 14 and 15 | 9 | | Replacement of SO-16 with R-16A Package Outline | | -12- REV. B