

## AY-5-9156 CMOS Loop Disconnect Dialler.

The AY-5-9156 is a CMOS loop disconnect dialler with full access pause and redial capabilities, featuring pin programmable Interdigital Pause and pin programmable Break: Make ratios. The use of a low voltage CMOS process realises well known advantages of low power and high noise immunity, particularly desirable features in a loop disconnect telephone dailler.

The main features are as follows:-

- \* 2.5 to 5.0V supply voltage
- Low power standby mode for redial
- \* On-chip clock generator
- \* 4 x 3 matrix single contact keypad
- Pin selectable IDP
- \* Pin selectable B:M
- \* On-chip input pull up/down devices
- \* Redial and access pause controlled from keypad
- \* 22 digit capacity including access pauses
- Dialler reset for line power breaks > 200msec
- \* / Cerdip or ceramic package

| <b>GENERAL INST</b> | RUMENT    |
|---------------------|-----------|
| MICROELECTRO        | NICS LTD. |
| GLENROTHES          | SCOTLAND  |

VDD1 18 Keypad Input 1 2 17 Keypad Input 2 Keypad Scan 3 Keypad Input 3 16 Keypad Scan 2 Keypad Input 4 15 Keypad Scan 1 5 14 VDD2 VSS 6 13 Clock In Mask 12 Clock Handset Clock 11 IDP Select Line B:M Select AY-5-915 6 CERAMIC

and CERDIP

GENERAL INSTRUMENT MICROELECTRONICS LTD. GLENROTHES SCOTLAND SPECIFICATION NO. CPSS70004

REV.

SHEET 3 OF 24 SHEETS

# SECTION 1 - PIN FUNCTIONS.

#### Vss:

This is connected to the negative terminal of the power supply to the dialler. Voltages on all other pins of the dialler are normally referenced to this pin.

#### VDD1:

This is the positive supply to the RAM (or digit store). By maintaining power on this pin when the telephone handset is on-hook, the last number dialled (including access pauses) is held in the RAM so that it is subsequently available for redialling if the handset is taken off-hook. If redial is not required, this pin should be connected to VDD 2.

#### VDD2:

This is the positive supply to the control logic and clock generator.

All outputs are connected between VDD2 and VSS and all input pull up devices
are connected to VDD2.

When power is applied to VDD2, an internal Power-on reset circuit ensures that the circuit resets correctly. This is described in Section 2.

# Clock Input, Clock and Clock.

The Clock pulse generator consists of two inverters, the frequency of oscillation being controlled by external components connected to these three pins. The circuit is sufficiently versatile to allow the use of a variety of external component configurations. Figure 1 shows the configuration used throughout this data sheet. Details of the performance of this circuit are given in the section describing electrical characteristics.

#### IDP Select.

The signal applied to this pin controls the duration of the interdigital pause as follows:-

| Signal on Pin | IDP   |
|---------------|-------|
| VDD2          | 900mS |
| vss .         | 800mS |
| CTOCK         | 500mS |

REV.

Α

| GENERAL INSTRUMENT MICROELECTRONICS LTD. | CPSS70004           |
|------------------------------------------|---------------------|
| GLENROTHES SCOTLAND                      | SHEET 4 OF24 SHEETS |

The pin may also be connected to CLOCK. This increases the keypad scan frequency and outdialling frequency by a factor of 15 to facilitate high speed testing of the device. The data on this pin is read during power up of VDD2 or during a reset controlled by the handset input. This pin has an on-chip pull down device to Vss.

## Break: Make Select.

Four options of Break: Make ratio of the dial pulses may be selected with this pin as follows:-

| Signal on Pin | B:M         |
|---------------|-------------|
| VDD2          | 66.6 : 33.3 |
| vss           | 60:40       |
| CLOCK         | 70:30       |
| CLOCK         | 50:50       |
|               | }           |

Data on this pin is read during power-up of VDD2 or during a reset controlled by the handset input. An on-chip pull-down device to VSS is connected to this input.

#### Line Output.

The loop-disconnect dial pulses appear at this output. The output stage consists of an N-channel open-drain device sinking current to VSS. During a dial pulse break period the output device is switched on and during the make period and IDP the output device is switched off. The timing of this output relative to the mask output is shown in Figure 2.

# Mask Output.

This is a push-pull output and is used to control the muting of the telephone speech circuit during outdialling. A logic 1 indicates that the telephone
is to be muted, the transition to logic 1 occurring immediately on recognition
of a key depression or on application of VDD2. See Figures 2 and 3 and
Section 2.

| GENERAL INSTRUMENT    | SPECIFICATION NO.    | REV. |
|-----------------------|----------------------|------|
| MICROELECTRONICS LTD. | CPSS70004            |      |
| GLENROTHES SCOTLAND   | SHEET 5 OF 24 SHEETS | А    |

#### Keypad Scans 1-3.

There are push pull outputs used to scan the keypad columns at a rate of 200Hz. Figure 4 shows how these outputs are connected to the keypad.

# Keypad Inputs 1-4.

The Keypad contacts are used to connect one keypad scan output to one of the keypad inputs to enable recognition of a key depression. Each of these inputs has an on-chip pull up device to VDD2. For a description of how the keypad inputs recognise data, See Section 3.

### Handset Input.

External circuitry connected to this input is used to indicate whether the telephone handset is on-hook or off-hook, these two states being represented by logic 1 and logic 0 respectively. If power is present on the dialler, this input should normally be held at logic O. If the handset input is taken to logic 1 for a period of less than 200 msec and then returned to logic 0, no action is taken and the dialler will continue to function. If it is taken to logic 1 for a period greater than 200msec, all keypad scans go to logic '0' and any dialling sequence which is in progress will cease. All internal counters will be reset, though the contents of the RAM will be unaffected. Taking the input back to logic O will restart the keypad scans and the dialler will wait Depression of the Redial key will cause the contents of for a data entry. the RAM to be dialled out again. Depression of any other key will start a new dialling sequence with a potential length of 22 digits.

GENERAL INSTRUMENT MICROELECTRONICS LTD. GLENROTHES SCOTLAND SPECIFICATION NO. CPSS70004

SHEET C OF 24 SHEETS

REV.

A

#### SECTION 2 - Power-on-Reset.

Application of power to VDD2 will cause an automatic reset of all internal counters (but will not affect the RAM conents) provided that VDD2 reaches 2.5V within 20msec. Longer risetimes may not guarantee correct initialisation of the logic.

Two conditions are possible for the power-up sequence. In both cases it is assumed that the handset input is at logic O as soon as power is applied.

- (a) VDD2 applied with all keypad inputs open-circuit. In this case a pulse to logic 1 of 16-19 msec duration will appear on the mask output as shown in Fig. 5.
- (b) VDD2 applied after one keypad scan output connected to one keypad input.

In this case the mask output goes to logic 1 immediately on application of power and remains at logic 1 provided that the keypad data is recognised within 16 msec. See figure 6.

If a faster reset than the 200msec of the handset input is required, this may be accomplished by switching off VDD2 for a short period. Interruptions in power as short as 1 msec will accomplish a reset.

GENERAL INSTRUMENT MICROELECTRONICS LTD. GLENROTHES SCOTLAND SPECIFICATION NO. CPSS70004

REV.

SHEET 7 OF 24 SHEETS

### SECTION 3 - Antibounce of Keypad Data Contacts.

The AY-5-9156 uses a  $4 \times 3$  single contact keypad as shown in Figure 3. The three column contacts are connected to the Keypad Scan outputs KS1 to KS3 and the four row contacts are connected to the Keypad inputs KI1 to KI4.

The Keypad Scan signals are derived from an on-chip signal with a frequency of  $\emptyset$ ÷30 where  $\emptyset$  is the clock frequency (nominally 18kHz). The timing relationship is shown in Figure 7.

The Keypad Inputs are normally held at logic 1 by means of on-chip pull up resistors. When a key is depressed, the dialler identifies the key by examining all four keypad inputs. Keypad Scan pulses should normally occur on one input only, hence the row may be easily identified. Identification of the key within the row is accomplished by comparing the scan pulse on the appropriate keypad input with the three keypad scans.

To prevent multiple reading of digits due to contact bounce, the dialler incorporates circuitry which delays the reading of data until certain conditions are met. This operates as follows.

All four keypad inputs are continuously examined and if any keypad input is at logic O, an Any Key Down (AKD) signal is generated. This signal is connected to a four stage shift register as shown in Figure 8. It is an N-Channel MOS transistor which is switched on when  $\emptyset$ ÷30 is high and off when  $\emptyset$ ÷30 is low. When  $\emptyset$ ÷30 is low, capacitance at node holds the value of AKD which immediately preceded the negative transition of  $\emptyset$ ÷30. On each positive transition of  $\emptyset$ ÷30, the shift register is clocked.

In the absence of a key depression, AKD = 0 and this logic level is clocked through the shift register until  $\angle \beta \& \mathcal{E} = 00000$ . Now assume that key 1 is depressed, so that KS1 appears on KI1. The relevant waveforms are shown in Figure 9. A Write Enable Pulse (WEP) is generated on the first appearance of the pattern  $\alpha \beta \& \mathcal{E} = 10010$  and  $\beta \div 30$  is low. The data on the keypad inputs must be stable for the duration of the WEP, while the data is written into the RAM.

Before another key depression may be detected, all keys must be released for a sufficient period for the shift register to fill with logic 0's, as shown in Figure 10. On the first positive transition of  $\emptyset$ ÷30 after  $\alpha \rightarrow \xi = 0$ , the WEP generator is reset and further data will then be accepted.

| GENERAL INST | RUMENT    |
|--------------|-----------|
| MICROELECTRO | NICS LTD. |
| GLENROTHES   | SCOTLAND  |

| SPECIFICATION | NC | ). |
|---------------|----|----|
| CPSS70004     |    | -  |

If at any time two keys are pressed then the logical expression  $\varkappa(\beta+\delta)$  will become true and the keypad scans will all go to logic 0 indicating an invalid data entry. AKD will then be permanently true and the shift register will be filled with 1's. To allow the recognition of a valid key depression, all keys must initially be released until the shift register is filled with 0's as shown in Figure 10.

The end result of this implementation of antibounce protection is that data must be stable for 5 to 10ms for a key depression to be recognised, the exact time being dependent on the relative timing of the key depression and the keypad scans. Before a further key depression may be recognised, all keypad inputs must be open circuit for 5-10ms.

GENERAL INSTRUMENT MICROELECTRONICS LTD. GLENROTHES SCOTLAND SPECIFICATION NO. CPSS70004

REV.

SHEET 9 OF 24 SHEETS

A

### SECTION 4 - Access Pause and Redial.

These two features are decoded directly from the keypad using the  $\star$  and  $\not$  buttons respectively.

An Access Pause is a facility which inhibits further dialling out at some user-defined point in a dialling sequence. Such a facility is of particular use when dialling an external number from an extension telephone within a PABX. Suppose, for example that it is required to dial the national number Ol-439-1891 from within a PABX. Access to the national network is gained by dialling an access digit, typically digit 9. The sequence of events is then:

- 1. Pick up phone
- Wait for PABX dial tone
- 3. Dial digit 9
- 4. Wait for national network dial tone
- 5. Dial Ol 439 1891

By using the Access Pause feature, this is reduced to:-

- 1. Pick up phone
- 2. Wait for PABX dial tone
- 3. Dial 9 \* Ol 439 1891

The dialler will dial out the digit 9 immediately and then wait.

Pressing the # key, either during or after the keying-in of 01 439 1891, will enable dialling of the national number. The timing of the line and mask outputs during this dialling sequence is shown in Figure 11.

Storage of an access pause is treated in exactly the same way as digits 1 ———— O so that as many access pauses as required may be entered at any point in the dialling sequence, provided that the total of access pauses and digits does not exceed 22.

The ## key is a dual function key, acting both as access pause release and redial key. If, after dialling a number, the data is stored in the RAM by maintaining VDD1 and the dialler is then reset, either by a Power on Reset or from the Handset Input, the number may be redialled in full, including access pauses, by depression of the ##.

| GENERAL INSTRUMENT    | SPECIFICATION NO.    | REV. |
|-----------------------|----------------------|------|
| MICROELECTRONICS LTD. | CPSS70004            |      |
| GLENROTHES SCOTLAND   | SHEET10 OF 24 SHEETS | A    |

# SECTION 5 - Electrical Characteristics.

# 5.1 Absolute Maximum Ratings.

- a) Permanent damage may result if these ratings are exceeded.
- b) Functional operation is not guaranteed under these conditions. The operating ranges are specified in Section 5.2

Voltage on any pin with respect to Vss = +7.0 to -0.3Storage temperature range =  $-65^{\circ}$ C to  $+150^{\circ}$ C

# 5.2 Standard Conditions.

Unless otherwise stated, the following specification is valid for the following conditions:-

Vss = 0.0V

Vddl = 2.5V to 5.0V

Vdd2 = 2.5V to 5.0V

Vdd1 = Vdd2 + 0.2V

Ambient temperature =  $(-25^{\circ}C \text{ to } +80^{\circ}C)$ 

Clock frequency = 18kHz nominal
(Set by components shown in Fig. 1).

GENERAL INSTRUMENT MICROELECTRONICS LTD. GLENROTHES SCOTLAND SPECIFICATION NO. CPSS70004

SHEET 11 OF 24 SHEETS

REV.

Α

| PARAMETER               | MIN ·  | TYP               | MAX <sup>-</sup> | UNITS       | CONDITIONS                   |
|-------------------------|--------|-------------------|------------------|-------------|------------------------------|
| Supply Current.         |        |                   |                  |             |                              |
| IDD 1                   |        |                   | 7                | uA          | Vddl = 5.0,                  |
|                         |        |                   |                  |             | Vdd2 = 0.0                   |
|                         |        | 20                | 40               | uA          | Vddl = Vdd2 = 5.0            |
| IDD 2                   |        | 70<br><del></del> | 200              | uA<br>      | Vddl = Vdd2 = 5.0<br>Note 1. |
| Inputs.                 |        |                   |                  |             |                              |
| Logic O : IDP, B:M      | -0.3   |                   | 0.2              | v           |                              |
| All other inputs        | -0.3   |                   | 0.5              | V           |                              |
| Logic 1 : IDP, B:M      | vad    |                   | Vdd              |             |                              |
| -                       | -0.2   |                   | +0.3             | V           |                              |
| All other inputs        | . vdd2 |                   | Vdd2             | ,           |                              |
|                         | -0.5   |                   | +0.3             | A           |                              |
| Current Source to VDD2: |        |                   |                  | •           |                              |
| Keypad Inputs           | 2      |                   | 60               | uA          | VIN = VSS                    |
| Current Sink to VSS:    |        |                   | ا ہے ا           | 3           |                              |
| · IDP, B:M              | 0.6    |                   | 15               | uA          | VIN = VDD2                   |
| Clock In Leakage        |        |                   | See<br>Note      |             |                              |
| Current                 |        |                   | 2                |             |                              |
| •                       |        |                   | -                |             | VIN = VSS or VDD2            |
| Key Depression period   | 10     |                   |                  | misec       |                              |
| Outputs.                |        | ·                 |                  | <del></del> |                              |
| Mask.                   |        |                   |                  |             |                              |
| Logic O output current  | 1      |                   |                  | mA          | Vo = 0.5V                    |
| Logic 1 output current  | 1      |                   | ,                | mA          | Vo = VDD2 - 0.5V             |
|                         | 1      | 1                 | 1                |             |                              |
| Line.                   |        |                   |                  | 7           | V2 - 0 5V                    |
| Logic O output current  | 1      |                   | 1                | mA<br>uA    | Vo = 0.5V<br>Vo = 5.0V       |
| Logic l leakage current |        |                   | 1                | ua.         | VO = 3.0V                    |
| Keypad Scans.           |        |                   |                  | _           |                              |
| Logic O output current  | 50     |                   |                  | uA          | Vo = 0.5V                    |
| Logic 1 output current  | 50     |                   |                  | uA          | Vo = VDD2-0.5V               |
| Clock Frequency         | 17.2   |                   | 18.6             | KHz -       | VDD1 = VDD2 =                |
| <del>-</del>            | 14.3   |                   |                  | KHz         | 3.75° VDD1 = VDD2 =          |
|                         | 14.3   |                   |                  |             | 2.5V                         |
|                         |        |                   | 19.5             | KHz         | VDD1 = VDD2 =                |
|                         |        |                   |                  |             | $*TA = +25^{\circ}C$         |
| Clock Exemple           |        |                   | +2               | 8           | Relative to valu             |
| Clock Frequency         |        | [                 | -                |             | at +25°C.                    |
| temperature stability   |        |                   |                  |             | VDD2 = 5.0V                  |
|                         | -      |                   |                  |             | 1                            |
|                         |        |                   | <u>+</u> 5       | 8           | Relative to valu             |
|                         |        |                   |                  |             | at +25°C.<br>VDD2 = 2.5V     |
|                         |        |                   |                  |             | VUUZ = 2.5V                  |
|                         | •      | •                 | -                |             |                              |
|                         |        |                   |                  |             |                              |
| •                       | ·      |                   |                  |             |                              |

GENERAL INSTRUMENT MICROELECTRONICS LTD. GLENROTHES SCOTLAND SPECIFICATION NO.

CPSS70004

SHEET 12 OF 24 SHEETS

REV.

A

- Note 1: Measured with B:M, IDP and handset inputs at VSS, keypad inputs at VDD2 and all outputs open circuit.
- Note 2: Measured to maximum of 20nA on sample basis only at 25°C.
- Note 3: Clock frequency specified with component values shown in Figure 1.

| GENERAL INSTI       | RUMENT    |
|---------------------|-----------|
| <b>MICROELECTRO</b> | NICS LTD. |
| GLENROTHES          | SCOTLAND  |



Nominal component values:

R = 374 Kohm

C = 47pF

see text

Figure 1

| GENERAL INSTRUMENT    | SPECIFICATION NO.     | REV. |
|-----------------------|-----------------------|------|
| MICROELECTRONICS LTD. | œss70004              | 7    |
| GLENROTHES SCOTLAND   | SHEET 14 OF 24 SHEETS | A    |



The above sequence of events is that which occurs when the digit store is initially empty. The time intervals quoted in the following explanation are valid only for a clock frequency of 18KHz. The time intervals are inversely proportional to the clock frequency.

#### EVENT

#### TIME INTERVAL

 The first key is depressed and the antibounce timer is started.

T12 = 5-10ms after end of bounce

2. The data from the keyboard is accepted. The mask output appears and the predigital pause commences. This is the same duration as the inter-digital pause and is pin selectable.

T23 = 500, 800 or 500mS

3. Dialling of the first digit starts.

The example shown is a digit 2.

T34 = n x 100ms
where n = digit dialled

End of 1st digit and start of interdigital pause.

T45 = 500, 800 or 900 ms

5. Dialling of 2nd digit starts.

The example shown is a digit 1.

T56 = n x 100ms where n = digit dialled

End of 2nd digit and start of interdigital pause.

T67 = 500, 800 or 900 mS

Dialling of further digits continues in a similar manner until the last digit.

7. Dialling of last digit commences, in this case a digit 2.

T78 =  $n \times 100ms$  where n = digit dialled.

 End of last digit and end of mask signal.

| GENERAL INSTRUMENT                        | SPECIFICATION NO. CPSS70004 | REV. |
|-------------------------------------------|-----------------------------|------|
| MICROELECTRONICS LTD. GLENROTHES SCOTLAND | SHEET 15 OF 24 SHEETS       | A    |



beyond the end of dialling. All times quoted are for a clock frequency of 18kHz.

Digit 1 key pressed. 1.

T12 = 5-10 msec

2. Key depression recognised after antibounce period. Mask output goes high.

T23 = IDP

Start of dialling for digit 1. З.

T34 = 100 msec

- End of digit 1. 4.
- Release of key for digit 1(and 5. any other keys which may be pressed).

T56 = 5-10 msec

- Mask output goes low after anti-6. bounce period.
- N.B. Although the above waveforms are shown using digit 1 as an example, similar sequences occur for all twelve keys.

SPECIFICATION NO. CPSS70004 REV. GENERAL INSTRUMENT MICROELECTRONICS LTD. **SCOTLAND GLENROTHES** Α SHEET 16 OF 24 SHEETS



Connection for  $4 \times 3$  single contact keypad.

FIGURE 4

| GENERAL INSTRUMENT<br>MICROELECTRONICS LTD. | SPECIFICATION NO.<br>CPSS70004 | REV. |
|---------------------------------------------|--------------------------------|------|
| GLENROTHES SCOTLAND                         | SHEET 17 OF 24 SHEETS          | A    |







\$ = clock frequency (18 kHz nominal)
T = clock period (55-55 \( \mu \) nominal)

Figure 7



Figure 8

| GENERAL INSTRUMENT MICROFLECTRONICS LTD. | SPECIFICATION NO.<br>CPSS70004 | REV. |
|------------------------------------------|--------------------------------|------|
| GLENT HES SCOTLAND                       | SHEET 20 OF 24 SHEETS          | A    |



|    |     |   |     | ,  |   |   |
|----|-----|---|-----|----|---|---|
| t  | AKD | 8 | B   | ఠ  | ٤ | ٤ |
| 1  | 0   | 0 | 0   | 0  | Ģ | 0 |
| 2  | 1   | 1 | 0   | 0  | 0 | 0 |
| 3  | 1   | 1 | . 0 | 0  | 0 | Ω |
| 4  | 0   | 0 | 1   | 0  | 0 | 0 |
| 5  | 0   | 0 | 1   | 0  | 0 | 0 |
| 6  | 0   | 0 | 0   | 1. | 0 | 0 |
| 7  | 0   | 0 | 0   | 1  | 0 | 0 |
| 8  | 1   | 1 | 0   | 0  | 1 | 0 |
| 9  | 1   | 1 | 0   | 0  | 1 | 0 |
| 10 | 0   | 0 | 1   | 0  | 0 | 1 |
| 11 | 0   | 0 | 1   | 0  | 0 | 1 |
| 12 | 0   | 0 | 0   | 1  | 0 | 0 |
| 13 | 0   | 0 | 0   | 1  | 0 | 0 |
| 14 | 1   | I | 0   | 0  | 1 | 0 |
| 15 | 1   | 1 | 0   | 0  | 1 | 0 |

Figure 9

| GENERAL INSTRUMENT MICROELECTRONICS LTD. | SPECIFICATION NO.  CPSS70004 | REV. |
|------------------------------------------|------------------------------|------|
| GLENROTHES SCOTLAND                      | SHEET 21 OF 24 SHEETS        | A    |





The following time intervals are valid only for a clock frequency of 18KHz.

### EVENT

# TIME INTERVAL

1. Dialling of the last digit before the access pause commences. A digit 3 is shown in this example.

 $T12 = n \times 100ms$  where n = digit dialled

2. The end of the last digit before the access pause.

T23 = 500, 800 or 900mS.

- 3. The mask signal is removed so that the telephone user can listen for the appearance of the second dial tone.
- The # key is pressed to release the access pause. The antibounce timer is started.

T45 = 5 - 10 ms

The data from the # key is accepted 5. and the mask signal reappears. A predigital pause equal in length to an inter-digital pause starts.

T56 = 500, 800 or 900mS

6. The digit after the access pause is dialled out. Dialling then continues as normal.

> GENERAL INSTRUMENT MICROELECTRONICS LTD. SCOTLAND GLENROTHES

SPECIFICATION NO.

REV.

SHEET 23 OF 24 SHEETS



Figure 12 Typical Variation of Clock Frequency with  $V_{\mbox{dd}2}$ 

|                                           | SPECIFICATION NO. CPSS7COO4 | REV. |
|-------------------------------------------|-----------------------------|------|
| MICROELECTRONICS LTD. GLENROTHES SCOTLAND | SHEET 24 OF 24 SHEETS       | A    |