January 2008 # 74AC20 **Dual 4-Input NAND Gate** ### **Features** ## **General Description** - I<sub>CC</sub> reduced by 50% - Outputs source/sink 24mA The AC20 contains four, 4-input NAND gates. # **Ordering Information** | Order<br>Number | Package<br>Number | Package Description | |-----------------|-------------------|------------------------------------------------------------------------------| | 74AC20SC | M14A | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | 74AC20SJ | M14D | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74AC20MTC | MTC14 | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74AC20PC | N14A | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering number. All packages are lead free per JEDEC: J-STD-020B standard. ## **Connection Diagram** **Logic Symbol** IEEE/IEC ## **Pin Description** | Pin Names | Description | | | |-------------------------------------------------------------------|-------------|--|--| | A <sub>n</sub> , B <sub>n</sub> , C <sub>n</sub> , D <sub>n</sub> | Inputs | | | | Ōn | Outputs | | | ## **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | Rating | |-------------------------------------|-----------------------------------------------------|---------------------------------| | V <sub>CC</sub> | Supply Voltage | -0.5V to +7.0V | | I <sub>IK</sub> | DC Input Diode Current | | | | $V_{I} = -0.5V$ | –20mA | | | $V_1 = V_{CC} + 0.5$ | +20mA | | V <sub>I</sub> | DC Input Voltage | -0.5V to V <sub>CC</sub> + 0.5V | | I <sub>OK</sub> | DC Output Diode Current | | | | $V_{O} = -0.5V$ | –20mA | | | $V_{O} = V_{CC} + 0.5V$ | +20mA | | Vo | DC Output Voltage | -0.5V to V <sub>CC</sub> + 0.5V | | Io | DC Output Source or Sink Current | ±50mA | | I <sub>CC</sub> or I <sub>GND</sub> | DC V <sub>CC</sub> or Ground Current per Output Pin | ±50mA | | T <sub>STG</sub> | Storage Temperature | -65°C to +150°C | | T <sub>J</sub> | Junction Temperature | 140°C | ## **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | Rating | |-----------------|-----------------------------------------------------------------------------------------|-----------------------| | V <sub>CC</sub> | Supply Voltage | 2.0V to 6.0V | | V <sub>I</sub> | Input Voltage | 0V to V <sub>CC</sub> | | Vo | Output Voltage | 0V to V <sub>CC</sub> | | T <sub>A</sub> | Operating Temperature | -40°C to +85°C | | ΔV / Δt | Minimum Input Edge Rate: | 125mV/ns | | | V <sub>IN</sub> from 30% to 70% of V <sub>CC</sub> , V <sub>CC</sub> @ 3.3V, 4.5V, 5.5V | | ## **DC Electrical Characteristics** | | | V <sub>CC</sub> | | $T_A = -$ | +25°C | $T_A = -40$ °C to +85°C | | |--------------------------------|-------------------------------------|-----------------|---------------------------------------------------------------------|-----------|-------|-------------------------|-------| | Symbol | Parameter | (V) | Conditions | Тур. С | | uaranteed Limits | Units | | | Minimum HIGH Level | 3.0 | $V_{OUT} = 0.1V$ or | 1.5 | 2.1 | 2.1 | V | | | Input Voltage | 4.5 | V <sub>CC</sub> – 0.1V | 2.25 | 3.15 | 3.15 | | | | | 5.5 | | 2.75 | 3.85 | 3.85 | | | V <sub>IL</sub> | Maximum LOW Level | 3.0 | $V_{OUT} = 0.1V$ or | 1.5 | 0.9 | 0.9 | V | | | Input Voltage | 4.5 | V <sub>CC</sub> – 0.1V | 2.25 | 1.35 | 1.35 | | | | | 5.5 | | 2.75 | 1.65 | 1.65 | | | V <sub>OH</sub> | Minimum HIGH Level | 3.0 | $I_{OUT} = -50\mu A$ | 2.99 | 2.9 | 2.9 | V | | | Output Voltage | 4.5 | | 4.49 | 4.4 | 4.4 | | | | | 5.5 | | 5.49 | 5.4 | 5.4 | | | | | 3.0 | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OH} = -12\text{mA}$ | | 2.56 | 2.46 | | | | | 4.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OH} = -24\text{mA}$ | | 3.86 | 3.76 | | | | | 5.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OH} = -24\text{mA}^{(1)}$ | | 4.86 | 4.76 | | | V <sub>OL</sub> | Maximum LOW Level | 3.0 | $I_{OUT} = 50\mu A$ | 0.002 | 0.1 | 0.1 | V | | | Output Voltage | 4.5 | | 0.001 | 0.1 | 0.1 | | | | | 5.5 | | 0.001 | 0.1 | 0.1 | | | | | 3.0 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OL} = 12\text{mA}$ | | 0.36 | 0.44 | | | | | 4.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OL} = 24\text{mA}$ | | 0.36 | 0.44 | | | | | 5.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OL} = 24\text{mA}^{(1)}$ | | 0.36 | 0.44 | | | I <sub>IN</sub> <sup>(3)</sup> | Maximum Input<br>Leakage Current | 5.5 | $V_1 = V_{CC}$ , GND | | ±0.1 | ±1.0 | μA | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | V <sub>OLD</sub> = 1.65V Max. | | | 75 | mA | | I <sub>OHD</sub> | Output Current <sup>(2)</sup> | 5.5 | V <sub>OHD</sub> = 3.85V Min. | | | <b>–</b> 75 | mA | | I <sub>CC</sub> <sup>(3)</sup> | Maximum Quiescent<br>Supply Current | 5.5 | $V_{IN} = V_{CC}$ or GND | | 2.0 | 20.0 | μA | ### Notes: - 1. All outputs loaded; thresholds on input associated with output under test. - 2. Maximum test duration 2.0ms, one output loaded at a time. - 3. $I_{\text{IN}}$ and $I_{\text{CC}}$ @ 3.0V are guaranteed to be less than or equal to the respective limit @ 5.5V $V_{\text{CC}}$ . # **AC Electrical Characteristics** | | | | $T_A = +25$ °C,<br>$C_L = 50$ pF | | T <sub>A</sub> = -40°C<br>C <sub>L</sub> = | to +85°C,<br>50pF | | | |------------------|-------------------|------------------------------------|----------------------------------|------|--------------------------------------------|-------------------|------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) <sup>(4)</sup> | Min. | Тур. | Max. | Min. | Max. | Units | | t <sub>PLH</sub> | Propagation Delay | 3.3 | 2.0 | 6.0 | 8.5 | 1.5 | 10.0 | ns | | | | 5.0 | 1.5 | 5.0 | 7.0 | 1.0 | 8.0 | | | t <sub>PHL</sub> | Propagation Delay | 3.3 | 1.5 | 5.0 | 7.0 | 1.0 | 9.0 | ns | | | | 5.0 | 1.5 | 4.0 | 6.0 | 1.0 | 7.0 | | ### Note: 4. Voltage range 3.3 is 3.3V $\pm$ 0.3V. Voltage range 5.0 is 5.0V $\pm$ 0.5V. # Capacitance | Symbol | Parameter | Conditions | Тур. | Units | |-----------------|-------------------------------|------------------------|------|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>CC</sub> = OPEN | 4.5 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | $V_{CC} = 5.0V$ | 40.0 | pF | ## **Physical Dimensions** NOTES: UNLESS OTHERWISE SPECIFIED - A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AB, ISSUE C, B) ALL DIMENSIONS ARE IN MILLIMETERS. C) DIMENSIONS DO NOT INCLUDE MOLD - C) DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS. - D) LANDPATTERN STANDARD: SOIC127P600X145-14M - E) DRAWING CONFORMS TO ASME Y14.5M-1994 - F) DRAWING FILE NAME: M14AREV13 Figure 1. 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ ## Physical Dimensions (Continued) #### LAND PATTERN RECOMMENDATION #### DIMENSIONS ARE IN MILLIMETERS #### NOTES: - A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998. B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. 7° TYP GAGE PLANE 0.25 0°-8° TYF 0.60±0.15 SEATING PLANE DETAIL A M14DREVC Figure 2. 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ ## Physical Dimensions (Continued) -A-0.65 0.43 TYF [6.4] -B--1.65 3.2 O.2 C B A PIN #1 IDENT. 6.1 LAND PATTERN RECOMMENDATION SEE DETAIL A ALL LEAD TIPS 0.90<sup>+0.15</sup> -0.10 0.1C 0.09-0.20 -C-0.10±0.05 0.65 0.19 - 0.30 **♦ 0.13 ABS CS** 12.00°TOP & BOTTOM R0 09 min **GAGE PLANE** 0.25 NOTES: 0.6±0.1 A. CONFORMS TO JEDEC REGISTRATION MO-153, SEATING PLANE R0.09min VARIATION AB, REF NOTE 6 **B. DIMENSIONS ARE IN MILLIMETERS** DETAIL A C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1982 - E. LANDPATTERN STANDARD: SOP65P640X110-14M - F. DRAWING FILE NAME: MTC14REV6 Figure 3. 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ ## Physical Dimensions (Continued) NOTES: UNLESS OTHERWISE SPECIFIED THIS PACKAGE CONFORMS TO - A) JEDEC MS-001 VARIATION BA - B) ALL DIMENSIONS ARE IN MILLIMETERS. DIMENSIONS ARE EXCLUSIVE OF BURRS, - C) MOLD FLASH, AND TIE BAR EXTRUSIONS. - D) DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994 - E) DRAWING FILE NAME: MKT-N14AREV7 Figure 4. 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ #### **TRADEMARKS** The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. ACEx<sup>®</sup> Build it Now™ CorePLUS™ CROSSVOLT™ CTL™ Current Transfer Logic™ EcoSPARK® EZSWITCH™ \* Fairchild<sup>®</sup> Fairchild Semiconductor<sup>®</sup> FACT Quiet Series™ FACT<sup>®</sup> FAST<sup>®</sup> FastvCore<sup>™</sup> FlashWriter<sup>®</sup>\* FPS™ FRFET® Global Power Resource<sup>sм</sup> Green FPS™ Green FPS™ e-Series™ GTO™ i-Lo™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP-SPM™ Power220® Power247® POWEREDGE® Power-SPM™ PowerTrench® Programmable Active Droop™ QFET® QS™ QT Optoelectronics™ Quiet Series™ RapidConfigure™ SMART START™ SPM® STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-6 SuperSOT™-8 SyncFET™ SYSTEM® GENERAL The Power Franchise® Tranchise TinyBoost™ TinyBuck™ TinyLogic® TinyPopto™ TinyPower™ TinyPwM™ TinyWire™ μSerDes™ UHC® Ultra FRFET™ UniFET™ VCX™ \* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor. #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | | Definition | | | | |--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | | | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only. | | | | Rev. I32